Convert CONFIG_SPL_COMMON_INIT_DDR to Kconfig
[platform/kernel/u-boot.git] / include / configs / P1010RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2010-2011 Freescale Semiconductor, Inc.
4  * Copyright 2020 NXP
5  */
6
7 /*
8  * P010 RDB board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include <linux/stringify.h>
15
16 #include <asm/config_mpc85xx.h>
17
18 #ifdef CONFIG_SDCARD
19 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
20 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (512 << 10)
21 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x11000000)
22 #define CONFIG_SYS_MMC_U_BOOT_START     (0x11000000)
23 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (96 << 10)
24 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
25 #endif
26
27 #ifdef CONFIG_SPIFLASH
28 #ifdef CONFIG_NXP_ESBC
29 #define CONFIG_RAMBOOT_SPIFLASH
30 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
31 #else
32 #define CONFIG_SPL_SPI_FLASH_MINIMAL
33 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
34 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (512 << 10)
35 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x11000000)
36 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x11000000)
37 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (96 << 10)
38 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
39 #endif
40 #endif
41
42 #ifdef CONFIG_MTD_RAW_NAND
43 #ifdef CONFIG_NXP_ESBC
44 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
45
46 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
47 #define CONFIG_SPL_RELOC_STACK          0x00100000
48 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
49 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
50 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
51 #else
52 #ifdef CONFIG_TPL_BUILD
53 #define CONFIG_SPL_NAND_INIT
54 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
55 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (576 << 10)
56 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x11000000)
57 #define CONFIG_SYS_NAND_U_BOOT_START    (0x11000000)
58 #elif defined(CONFIG_SPL_BUILD)
59 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (128 << 10)
60 #define CONFIG_SYS_NAND_U_BOOT_DST      0xD0000000
61 #define CONFIG_SYS_NAND_U_BOOT_START    0xD0000000
62 #else
63 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
64 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
65 #endif
66 #endif
67 #define CONFIG_SPL_TARGET       "u-boot-with-spl.bin"
68 #endif
69 #endif
70
71 #ifdef CONFIG_NAND_SECBOOT      /* NAND Boot */
72 #define CONFIG_RAMBOOT_NAND
73 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
74 #endif
75
76 #ifndef CONFIG_RESET_VECTOR_ADDRESS
77 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
78 #endif
79
80 /* High Level Configuration Options */
81
82 #if defined(CONFIG_PCI)
83 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
84 #define CONFIG_PCIE2                    /* PCIE controller 2 (slot 2) */
85
86 /*
87  * PCI Windows
88  * Memory space is mapped 1-1, but I/O space must start from 0.
89  */
90 /* controller 1, Slot 1, tgtid 1, Base address a000 */
91 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
92 #ifdef CONFIG_PHYS_64BIT
93 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
94 #else
95 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
96 #endif
97 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
98 #ifdef CONFIG_PHYS_64BIT
99 #define CONFIG_SYS_PCIE1_IO_PHYS        0xfffc00000ull
100 #else
101 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
102 #endif
103
104 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
105 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
106 #ifdef CONFIG_PHYS_64BIT
107 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
108 #else
109 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
110 #endif
111 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
112 #ifdef CONFIG_PHYS_64BIT
113 #define CONFIG_SYS_PCIE2_IO_PHYS        0xfffc10000ull
114 #else
115 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
116 #endif
117
118 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
119 #endif
120
121 #define CONFIG_HWCONFIG
122 /*
123  * These can be toggled for performance analysis, otherwise use default.
124  */
125 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
126
127
128 #define CONFIG_ENABLE_36BIT_PHYS
129
130 /* DDR Setup */
131 #define CONFIG_SYS_DDR_RAW_TIMING
132 #define CONFIG_SYS_SPD_BUS_NUM          1
133 #define SPD_EEPROM_ADDRESS              0x52
134
135 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
136
137 #ifndef __ASSEMBLY__
138 extern unsigned long get_sdram_size(void);
139 #endif
140 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
141 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
142 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
143
144 /* DDR3 Controller Settings */
145 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
146 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
147 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
148 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
149 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
150 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
151 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
152 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
153 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
154 #define CONFIG_SYS_DDR_RCW_1            0x00000000
155 #define CONFIG_SYS_DDR_RCW_2            0x00000000
156 #define CONFIG_SYS_DDR_CONTROL          0xc70c0008      /* Type = DDR3  */
157 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
158 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
159 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
160
161 #define CONFIG_SYS_DDR_TIMING_3_800     0x00030000
162 #define CONFIG_SYS_DDR_TIMING_0_800     0x00110104
163 #define CONFIG_SYS_DDR_TIMING_1_800     0x6f6b8644
164 #define CONFIG_SYS_DDR_TIMING_2_800     0x0FA888CF
165 #define CONFIG_SYS_DDR_CLK_CTRL_800     0x03000000
166 #define CONFIG_SYS_DDR_MODE_1_800       0x00441420
167 #define CONFIG_SYS_DDR_MODE_2_800       0x00000000
168 #define CONFIG_SYS_DDR_INTERVAL_800     0x0C300100
169 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
170
171 /* settings for DDR3 at 667MT/s */
172 #define CONFIG_SYS_DDR_TIMING_3_667             0x00010000
173 #define CONFIG_SYS_DDR_TIMING_0_667             0x00110004
174 #define CONFIG_SYS_DDR_TIMING_1_667             0x5d59e544
175 #define CONFIG_SYS_DDR_TIMING_2_667             0x0FA890CD
176 #define CONFIG_SYS_DDR_CLK_CTRL_667             0x03000000
177 #define CONFIG_SYS_DDR_MODE_1_667               0x00441210
178 #define CONFIG_SYS_DDR_MODE_2_667               0x00000000
179 #define CONFIG_SYS_DDR_INTERVAL_667             0x0a280000
180 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667        0x8675F608
181
182 #define CONFIG_SYS_CCSRBAR                      0xffe00000
183 #define CONFIG_SYS_CCSRBAR_PHYS_LOW             CONFIG_SYS_CCSRBAR
184
185 /*
186  * Memory map
187  *
188  * 0x0000_0000  0x3fff_ffff     DDR                     1G cacheable
189  * 0x8000_0000  0xbfff_ffff     PCI Express Mem         1.5G non-cacheable
190  * 0xffc0_0000  0xffc3_ffff     PCI IO range            256k non-cacheable
191  *
192  * Localbus non-cacheable
193  * 0xff80_0000  0xff8f_ffff     NAND Flash              1M non-cacheable
194  * 0xffb0_0000  0xffbf_ffff     Board CPLD              1M non-cacheable
195  * 0xffd0_0000  0xffd0_3fff     L1 for stack            16K Cacheable TLB0
196  * 0xffe0_0000  0xffef_ffff     CCSR                    1M non-cacheable
197  */
198
199 /*
200  * IFC Definitions
201  */
202 /* NOR Flash on IFC */
203
204 #define CONFIG_SYS_FLASH_BASE           0xee000000
205 #define CONFIG_SYS_MAX_FLASH_SECT       256     /* 32M */
206
207 #ifdef CONFIG_PHYS_64BIT
208 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
209 #else
210 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
211 #endif
212
213 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
214                                 CSPR_PORT_SIZE_16 | \
215                                 CSPR_MSEL_NOR | \
216                                 CSPR_V)
217 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(32*1024*1024)
218 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(7)
219 /* NOR Flash Timing Params */
220 #define CONFIG_SYS_NOR_FTIM0    FTIM0_NOR_TACSE(0x4) | \
221                                 FTIM0_NOR_TEADC(0x5) | \
222                                 FTIM0_NOR_TEAHC(0x5)
223 #define CONFIG_SYS_NOR_FTIM1    FTIM1_NOR_TACO(0x1e) | \
224                                 FTIM1_NOR_TRAD_NOR(0x0f)
225 #define CONFIG_SYS_NOR_FTIM2    FTIM2_NOR_TCS(0x4) | \
226                                 FTIM2_NOR_TCH(0x4) | \
227                                 FTIM2_NOR_TWP(0x1c)
228 #define CONFIG_SYS_NOR_FTIM3    0x0
229
230 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
231 #define CONFIG_SYS_FLASH_QUIET_TEST
232 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
233
234 #undef CONFIG_SYS_FLASH_CHECKSUM
235 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
236 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
237
238 /* CFI for NOR Flash */
239 #define CONFIG_SYS_FLASH_EMPTY_INFO
240
241 /* NAND Flash on IFC */
242 #define CONFIG_SYS_NAND_BASE            0xff800000
243 #ifdef CONFIG_PHYS_64BIT
244 #define CONFIG_SYS_NAND_BASE_PHYS       0xfff800000ull
245 #else
246 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
247 #endif
248
249 #define CONFIG_MTD_PARTITION
250
251 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
252                                 | CSPR_PORT_SIZE_8      \
253                                 | CSPR_MSEL_NAND        \
254                                 | CSPR_V)
255 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
256
257 #if defined(CONFIG_TARGET_P1010RDB_PA)
258 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
259                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
260                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
261                                 | CSOR_NAND_RAL_2       /* RAL = 2 Bytes */ \
262                                 | CSOR_NAND_PGS_512     /* Page Size = 512b */ \
263                                 | CSOR_NAND_SPRZ_16     /* Spare size = 16 */ \
264                                 | CSOR_NAND_PB(32))     /* 32 Pages Per Block */
265
266 #elif defined(CONFIG_TARGET_P1010RDB_PB)
267 #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
268                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
269                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
270                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
271                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
272                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
273                                 | CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
274 #endif
275
276 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
277 #define CONFIG_SYS_MAX_NAND_DEVICE      1
278
279 #if defined(CONFIG_TARGET_P1010RDB_PA)
280 /* NAND Flash Timing Params */
281 #define CONFIG_SYS_NAND_FTIM0           FTIM0_NAND_TCCST(0x01) | \
282                                         FTIM0_NAND_TWP(0x0C)   | \
283                                         FTIM0_NAND_TWCHT(0x04) | \
284                                         FTIM0_NAND_TWH(0x05)
285 #define CONFIG_SYS_NAND_FTIM1           FTIM1_NAND_TADLE(0x1d) | \
286                                         FTIM1_NAND_TWBE(0x1d)  | \
287                                         FTIM1_NAND_TRR(0x07)   | \
288                                         FTIM1_NAND_TRP(0x0c)
289 #define CONFIG_SYS_NAND_FTIM2           FTIM2_NAND_TRAD(0x0c) | \
290                                         FTIM2_NAND_TREH(0x05) | \
291                                         FTIM2_NAND_TWHRE(0x0f)
292 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
293
294 #elif defined(CONFIG_TARGET_P1010RDB_PB)
295 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
296 /* ONFI NAND Flash mode0 Timing Params */
297 #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
298                                         FTIM0_NAND_TWP(0x18)   | \
299                                         FTIM0_NAND_TWCHT(0x07) | \
300                                         FTIM0_NAND_TWH(0x0a))
301 #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
302                                         FTIM1_NAND_TWBE(0x39)  | \
303                                         FTIM1_NAND_TRR(0x0e)   | \
304                                         FTIM1_NAND_TRP(0x18))
305 #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
306                                         FTIM2_NAND_TREH(0x0a)  | \
307                                         FTIM2_NAND_TWHRE(0x1e))
308 #define CONFIG_SYS_NAND_FTIM3   0x0
309 #endif
310
311 #define CONFIG_SYS_NAND_DDR_LAW         11
312
313 /* Set up IFC registers for boot location NOR/NAND */
314 #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
315 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
316 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
317 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
318 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
319 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
320 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
321 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
322 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
323 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
324 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
325 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
326 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
327 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
328 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
329 #else
330 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
331 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
332 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
333 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
334 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
335 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
336 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
337 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
338 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
339 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
340 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
341 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
342 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
343 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
344 #endif
345
346 /* CPLD on IFC */
347 #define CONFIG_SYS_CPLD_BASE            0xffb00000
348
349 #ifdef CONFIG_PHYS_64BIT
350 #define CONFIG_SYS_CPLD_BASE_PHYS       0xfffb00000ull
351 #else
352 #define CONFIG_SYS_CPLD_BASE_PHYS       CONFIG_SYS_CPLD_BASE
353 #endif
354
355 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
356                                 | CSPR_PORT_SIZE_8 \
357                                 | CSPR_MSEL_GPCM \
358                                 | CSPR_V)
359 #define CONFIG_SYS_AMASK3               IFC_AMASK(64*1024)
360 #define CONFIG_SYS_CSOR3                0x0
361 /* CPLD Timing parameters for IFC CS3 */
362 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
363                                         FTIM0_GPCM_TEADC(0x0e) | \
364                                         FTIM0_GPCM_TEAHC(0x0e))
365 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
366                                         FTIM1_GPCM_TRAD(0x1f))
367 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
368                                         FTIM2_GPCM_TCH(0x8) | \
369                                         FTIM2_GPCM_TWP(0x1f))
370 #define CONFIG_SYS_CS3_FTIM3            0x0
371
372 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
373         defined(CONFIG_RAMBOOT_NAND)
374 #define CONFIG_SYS_RAMBOOT
375 #else
376 #undef CONFIG_SYS_RAMBOOT
377 #endif
378
379 #define CONFIG_SYS_INIT_RAM_LOCK
380 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
381 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
382
383 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
384                                                 - GENERATED_GBL_DATA_SIZE)
385 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
386
387 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
388
389 /*
390  * Config the L2 Cache as L2 SRAM
391  */
392 #if defined(CONFIG_SPL_BUILD)
393 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
394 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
395 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
396 #define CONFIG_SYS_L2_SIZE              (256 << 10)
397 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
398 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
399 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
400 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
401 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (128 << 10)
402 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
403 #elif defined(CONFIG_MTD_RAW_NAND)
404 #ifdef CONFIG_TPL_BUILD
405 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
406 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
407 #define CONFIG_SYS_L2_SIZE              (256 << 10)
408 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
409 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
410 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
411 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
412 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (48 << 10)
413 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
414 #else
415 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
416 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
417 #define CONFIG_SYS_L2_SIZE              (256 << 10)
418 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
419 #define CONFIG_SPL_RELOC_TEXT_BASE      (CONFIG_SYS_INIT_L2_END - 0x3000)
420 #define CONFIG_SPL_RELOC_STACK          ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
421 #endif
422 #endif
423 #endif
424
425 /* Serial Port */
426 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
427 #define CONFIG_SYS_NS16550_SERIAL
428 #define CONFIG_SYS_NS16550_REG_SIZE     1
429 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
430 #if defined(CONFIG_SPL_BUILD) && CONFIG_IS_ENABLED(INIT_MINIMAL)
431 #define CONFIG_NS16550_MIN_FUNCTIONS
432 #endif
433
434 #define CONFIG_SYS_BAUDRATE_TABLE       \
435         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
436
437 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
438 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
439
440 /* I2C */
441 #define I2C_PCA9557_ADDR1               0x18
442 #define I2C_PCA9557_ADDR2               0x19
443 #define I2C_PCA9557_BUS_NUM             0
444
445 /* I2C EEPROM */
446 #if defined(CONFIG_TARGET_P1010RDB_PB)
447 #ifdef CONFIG_ID_EEPROM
448 #define CONFIG_SYS_I2C_EEPROM_NXID
449 #endif
450 #define CONFIG_SYS_EEPROM_BUS_NUM       0
451 #define MAX_NUM_PORTS                   9 /* for 128Bytes EEPROM */
452 #endif
453 /* enable read and write access to EEPROM */
454
455 /* RTC */
456 #define CONFIG_RTC_PT7C4338
457 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
458
459 /*
460  * SPI interface will not be available in case of NAND boot SPI CS0 will be
461  * used for SLIC
462  */
463 #if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
464 /* eSPI - Enhanced SPI */
465 #endif
466
467 #if defined(CONFIG_TSEC_ENET)
468 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
469 #define CONFIG_TSEC1    1
470 #define CONFIG_TSEC1_NAME       "eTSEC1"
471 #define CONFIG_TSEC2    1
472 #define CONFIG_TSEC2_NAME       "eTSEC2"
473 #define CONFIG_TSEC3    1
474 #define CONFIG_TSEC3_NAME       "eTSEC3"
475
476 #define TSEC1_PHY_ADDR          1
477 #define TSEC2_PHY_ADDR          0
478 #define TSEC3_PHY_ADDR          2
479
480 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
481 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
482 #define TSEC3_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
483
484 #define TSEC1_PHYIDX            0
485 #define TSEC2_PHYIDX            0
486 #define TSEC3_PHYIDX            0
487
488 /* TBI PHY configuration for SGMII mode */
489 #define CONFIG_TSEC_TBICR_SETTINGS ( \
490                 TBICR_PHY_RESET \
491                 | TBICR_ANEG_ENABLE \
492                 | TBICR_FULL_DUPLEX \
493                 | TBICR_SPEED1_SET \
494                 )
495
496 #endif  /* CONFIG_TSEC_ENET */
497
498 /* SATA */
499 #define CONFIG_FSL_SATA_V2
500
501 #ifdef CONFIG_FSL_SATA
502 #define CONFIG_SATA1
503 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
504 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
505 #define CONFIG_SATA2
506 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
507 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
508
509 #define CONFIG_LBA48
510 #endif /* #ifdef CONFIG_FSL_SATA  */
511
512 #ifdef CONFIG_MMC
513 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
514 #endif
515
516 #define CONFIG_HAS_FSL_DR_USB
517
518 #if defined(CONFIG_HAS_FSL_DR_USB)
519 #ifdef CONFIG_USB_EHCI_HCD
520 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
521 #endif
522 #endif
523
524 /*
525  * Environment
526  */
527 #if defined(CONFIG_SDCARD)
528 #define CONFIG_FSL_FIXED_MMC_LOCATION
529 #elif defined(CONFIG_MTD_RAW_NAND)
530 #ifdef CONFIG_TPL_BUILD
531 #define SPL_ENV_ADDR            (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
532 #else
533 #if defined(CONFIG_TARGET_P1010RDB_PA)
534 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
535 #elif defined(CONFIG_TARGET_P1010RDB_PB)
536 #define CONFIG_ENV_RANGE        (32 * CONFIG_ENV_SIZE) /* new block size 512K */
537 #endif
538 #endif
539 #endif
540
541 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
542 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
543
544 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
545                  || defined(CONFIG_FSL_SATA)
546 #endif
547
548 /*
549  * Miscellaneous configurable options
550  */
551
552 /*
553  * For booting Linux, the board info and command line data
554  * have to be in the first 64 MB of memory, since this is
555  * the maximum mapped by the Linux kernel during initialization.
556  */
557 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
558 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
559
560 /*
561  * Environment Configuration
562  */
563
564 #define CONFIG_ROOTPATH         "/opt/nfsroot"
565 #define CONFIG_UBOOTPATH        u-boot.bin/* U-Boot image on TFTP server */
566
567 #define CONFIG_EXTRA_ENV_SETTINGS                               \
568         "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"      \
569         "netdev=eth0\0"                                         \
570         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
571         "loadaddr=1000000\0"                    \
572         "consoledev=ttyS0\0"                            \
573         "ramdiskaddr=2000000\0"                 \
574         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
575         "fdtaddr=1e00000\0"                             \
576         "fdtfile=p1010rdb.dtb\0"                \
577         "bdev=sda1\0"   \
578         "hwconfig=usb1:dr_mode=host,phy_type=utmi\0"    \
579         "othbootargs=ramdisk_size=600000\0" \
580         "usbfatboot=setenv bootargs root=/dev/ram rw "  \
581         "console=$consoledev,$baudrate $othbootargs; "  \
582         "usb start;"                    \
583         "fatload usb 0:2 $loadaddr $bootfile;"          \
584         "fatload usb 0:2 $fdtaddr $fdtfile;"    \
585         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"    \
586         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"               \
587         "usbext2boot=setenv bootargs root=/dev/ram rw " \
588         "console=$consoledev,$baudrate $othbootargs; "  \
589         "usb start;"                    \
590         "ext2load usb 0:4 $loadaddr $bootfile;"         \
591         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
592         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
593         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
594         BOOTMODE
595
596 #if defined(CONFIG_TARGET_P1010RDB_PA)
597 #define BOOTMODE \
598         "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
599         "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
600         "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
601         "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
602         "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
603         "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
604
605 #elif defined(CONFIG_TARGET_P1010RDB_PB)
606 #define BOOTMODE \
607         "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
608         "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
609         "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
610         "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
611         "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
612         "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
613         "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
614         "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
615         "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
616         "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
617 #endif
618
619 #include <asm/fsl_secure_boot.h>
620
621 #endif  /* __CONFIG_H */