Convert CONFIG_BOOTFILE to Kconfig
[platform/kernel/u-boot.git] / include / configs / P1010RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2010-2011 Freescale Semiconductor, Inc.
4  * Copyright 2020 NXP
5  */
6
7 /*
8  * P010 RDB board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include <linux/stringify.h>
15
16 #include <asm/config_mpc85xx.h>
17
18 #ifdef CONFIG_SDCARD
19 #define CONFIG_SPL_FLUSH_IMAGE
20 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
21 #define CONFIG_SPL_PAD_TO               0x18000
22 #define CONFIG_SPL_MAX_SIZE             (96 * 1024)
23 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (512 << 10)
24 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x11000000)
25 #define CONFIG_SYS_MMC_U_BOOT_START     (0x11000000)
26 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (96 << 10)
27 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
28 #ifdef CONFIG_SPL_BUILD
29 #define CONFIG_SPL_COMMON_INIT_DDR
30 #endif
31 #endif
32
33 #ifdef CONFIG_SPIFLASH
34 #ifdef CONFIG_NXP_ESBC
35 #define CONFIG_RAMBOOT_SPIFLASH
36 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
37 #else
38 #define CONFIG_SPL_SPI_FLASH_MINIMAL
39 #define CONFIG_SPL_FLUSH_IMAGE
40 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
41 #define CONFIG_SPL_PAD_TO                       0x18000
42 #define CONFIG_SPL_MAX_SIZE                     (96 * 1024)
43 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (512 << 10)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x11000000)
45 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x11000000)
46 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (96 << 10)
47 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
48 #ifdef CONFIG_SPL_BUILD
49 #define CONFIG_SPL_COMMON_INIT_DDR
50 #endif
51 #endif
52 #endif
53
54 #ifdef CONFIG_MTD_RAW_NAND
55 #ifdef CONFIG_NXP_ESBC
56 #define CONFIG_SPL_INIT_MINIMAL
57 #define CONFIG_SPL_FLUSH_IMAGE
58 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
59
60 #define CONFIG_SPL_MAX_SIZE             8192
61 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
62 #define CONFIG_SPL_RELOC_STACK          0x00100000
63 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
64 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
65 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
66 #else
67 #ifdef CONFIG_TPL_BUILD
68 #define CONFIG_SPL_FLUSH_IMAGE
69 #define CONFIG_SPL_NAND_INIT
70 #define CONFIG_SPL_COMMON_INIT_DDR
71 #define CONFIG_SPL_MAX_SIZE             (128 << 10)
72 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
73 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (576 << 10)
74 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x11000000)
75 #define CONFIG_SYS_NAND_U_BOOT_START    (0x11000000)
76 #elif defined(CONFIG_SPL_BUILD)
77 #define CONFIG_SPL_INIT_MINIMAL
78 #define CONFIG_SPL_NAND_MINIMAL
79 #define CONFIG_SPL_FLUSH_IMAGE
80 #define CONFIG_SPL_MAX_SIZE             8192
81 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (128 << 10)
82 #define CONFIG_SYS_NAND_U_BOOT_DST      0xD0000000
83 #define CONFIG_SYS_NAND_U_BOOT_START    0xD0000000
84 #endif
85 #define CONFIG_SPL_PAD_TO       0x20000
86 #define CONFIG_TPL_PAD_TO       0x20000
87 #define CONFIG_SPL_TARGET       "u-boot-with-spl.bin"
88 #endif
89 #endif
90
91 #ifdef CONFIG_NAND_SECBOOT      /* NAND Boot */
92 #define CONFIG_RAMBOOT_NAND
93 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
94 #endif
95
96 #ifndef CONFIG_RESET_VECTOR_ADDRESS
97 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
98 #endif
99
100 #ifdef CONFIG_TPL_BUILD
101 #define CONFIG_SYS_MONITOR_BASE 0xD0001000
102 #elif defined(CONFIG_SPL_BUILD)
103 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
104 #else
105 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
106 #endif
107
108 /* High Level Configuration Options */
109
110 #if defined(CONFIG_PCI)
111 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
112 #define CONFIG_PCIE2                    /* PCIE controller 2 (slot 2) */
113
114 /*
115  * PCI Windows
116  * Memory space is mapped 1-1, but I/O space must start from 0.
117  */
118 /* controller 1, Slot 1, tgtid 1, Base address a000 */
119 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
120 #ifdef CONFIG_PHYS_64BIT
121 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
122 #else
123 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
124 #endif
125 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
126 #ifdef CONFIG_PHYS_64BIT
127 #define CONFIG_SYS_PCIE1_IO_PHYS        0xfffc00000ull
128 #else
129 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
130 #endif
131
132 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
133 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
134 #ifdef CONFIG_PHYS_64BIT
135 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
136 #else
137 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
138 #endif
139 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
140 #ifdef CONFIG_PHYS_64BIT
141 #define CONFIG_SYS_PCIE2_IO_PHYS        0xfffc10000ull
142 #else
143 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
144 #endif
145
146 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
147 #endif
148
149 #define CONFIG_HWCONFIG
150 /*
151  * These can be toggled for performance analysis, otherwise use default.
152  */
153 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
154
155
156 #define CONFIG_ENABLE_36BIT_PHYS
157
158 /* DDR Setup */
159 #define CONFIG_SYS_DDR_RAW_TIMING
160 #define CONFIG_SYS_SPD_BUS_NUM          1
161 #define SPD_EEPROM_ADDRESS              0x52
162
163 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
164
165 #ifndef __ASSEMBLY__
166 extern unsigned long get_sdram_size(void);
167 #endif
168 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
169 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
170 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
171
172 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
173 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
174
175 /* DDR3 Controller Settings */
176 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
177 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
178 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
179 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
180 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
181 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
182 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
183 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
184 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
185 #define CONFIG_SYS_DDR_RCW_1            0x00000000
186 #define CONFIG_SYS_DDR_RCW_2            0x00000000
187 #define CONFIG_SYS_DDR_CONTROL          0xc70c0008      /* Type = DDR3  */
188 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
189 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
190 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
191
192 #define CONFIG_SYS_DDR_TIMING_3_800     0x00030000
193 #define CONFIG_SYS_DDR_TIMING_0_800     0x00110104
194 #define CONFIG_SYS_DDR_TIMING_1_800     0x6f6b8644
195 #define CONFIG_SYS_DDR_TIMING_2_800     0x0FA888CF
196 #define CONFIG_SYS_DDR_CLK_CTRL_800     0x03000000
197 #define CONFIG_SYS_DDR_MODE_1_800       0x00441420
198 #define CONFIG_SYS_DDR_MODE_2_800       0x00000000
199 #define CONFIG_SYS_DDR_INTERVAL_800     0x0C300100
200 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
201
202 /* settings for DDR3 at 667MT/s */
203 #define CONFIG_SYS_DDR_TIMING_3_667             0x00010000
204 #define CONFIG_SYS_DDR_TIMING_0_667             0x00110004
205 #define CONFIG_SYS_DDR_TIMING_1_667             0x5d59e544
206 #define CONFIG_SYS_DDR_TIMING_2_667             0x0FA890CD
207 #define CONFIG_SYS_DDR_CLK_CTRL_667             0x03000000
208 #define CONFIG_SYS_DDR_MODE_1_667               0x00441210
209 #define CONFIG_SYS_DDR_MODE_2_667               0x00000000
210 #define CONFIG_SYS_DDR_INTERVAL_667             0x0a280000
211 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667        0x8675F608
212
213 #define CONFIG_SYS_CCSRBAR                      0xffe00000
214 #define CONFIG_SYS_CCSRBAR_PHYS_LOW             CONFIG_SYS_CCSRBAR
215
216 /* Don't relocate CCSRBAR while in NAND_SPL */
217 #ifdef CONFIG_SPL_BUILD
218 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
219 #endif
220
221 /*
222  * Memory map
223  *
224  * 0x0000_0000  0x3fff_ffff     DDR                     1G cacheable
225  * 0x8000_0000  0xbfff_ffff     PCI Express Mem         1.5G non-cacheable
226  * 0xffc0_0000  0xffc3_ffff     PCI IO range            256k non-cacheable
227  *
228  * Localbus non-cacheable
229  * 0xff80_0000  0xff8f_ffff     NAND Flash              1M non-cacheable
230  * 0xffb0_0000  0xffbf_ffff     Board CPLD              1M non-cacheable
231  * 0xffd0_0000  0xffd0_3fff     L1 for stack            16K Cacheable TLB0
232  * 0xffe0_0000  0xffef_ffff     CCSR                    1M non-cacheable
233  */
234
235 /*
236  * IFC Definitions
237  */
238 /* NOR Flash on IFC */
239
240 #define CONFIG_SYS_FLASH_BASE           0xee000000
241 #define CONFIG_SYS_MAX_FLASH_SECT       256     /* 32M */
242
243 #ifdef CONFIG_PHYS_64BIT
244 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
245 #else
246 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
247 #endif
248
249 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
250                                 CSPR_PORT_SIZE_16 | \
251                                 CSPR_MSEL_NOR | \
252                                 CSPR_V)
253 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(32*1024*1024)
254 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(7)
255 /* NOR Flash Timing Params */
256 #define CONFIG_SYS_NOR_FTIM0    FTIM0_NOR_TACSE(0x4) | \
257                                 FTIM0_NOR_TEADC(0x5) | \
258                                 FTIM0_NOR_TEAHC(0x5)
259 #define CONFIG_SYS_NOR_FTIM1    FTIM1_NOR_TACO(0x1e) | \
260                                 FTIM1_NOR_TRAD_NOR(0x0f)
261 #define CONFIG_SYS_NOR_FTIM2    FTIM2_NOR_TCS(0x4) | \
262                                 FTIM2_NOR_TCH(0x4) | \
263                                 FTIM2_NOR_TWP(0x1c)
264 #define CONFIG_SYS_NOR_FTIM3    0x0
265
266 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
267 #define CONFIG_SYS_FLASH_QUIET_TEST
268 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
269
270 #undef CONFIG_SYS_FLASH_CHECKSUM
271 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
272 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
273
274 /* CFI for NOR Flash */
275 #define CONFIG_SYS_FLASH_EMPTY_INFO
276
277 /* NAND Flash on IFC */
278 #define CONFIG_SYS_NAND_BASE            0xff800000
279 #ifdef CONFIG_PHYS_64BIT
280 #define CONFIG_SYS_NAND_BASE_PHYS       0xfff800000ull
281 #else
282 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
283 #endif
284
285 #define CONFIG_MTD_PARTITION
286
287 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
288                                 | CSPR_PORT_SIZE_8      \
289                                 | CSPR_MSEL_NAND        \
290                                 | CSPR_V)
291 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
292
293 #if defined(CONFIG_TARGET_P1010RDB_PA)
294 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
295                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
296                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
297                                 | CSOR_NAND_RAL_2       /* RAL = 2 Bytes */ \
298                                 | CSOR_NAND_PGS_512     /* Page Size = 512b */ \
299                                 | CSOR_NAND_SPRZ_16     /* Spare size = 16 */ \
300                                 | CSOR_NAND_PB(32))     /* 32 Pages Per Block */
301
302 #elif defined(CONFIG_TARGET_P1010RDB_PB)
303 #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
304                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
305                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
306                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
307                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
308                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
309                                 | CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
310 #endif
311
312 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
313 #define CONFIG_SYS_MAX_NAND_DEVICE      1
314
315 #if defined(CONFIG_TARGET_P1010RDB_PA)
316 /* NAND Flash Timing Params */
317 #define CONFIG_SYS_NAND_FTIM0           FTIM0_NAND_TCCST(0x01) | \
318                                         FTIM0_NAND_TWP(0x0C)   | \
319                                         FTIM0_NAND_TWCHT(0x04) | \
320                                         FTIM0_NAND_TWH(0x05)
321 #define CONFIG_SYS_NAND_FTIM1           FTIM1_NAND_TADLE(0x1d) | \
322                                         FTIM1_NAND_TWBE(0x1d)  | \
323                                         FTIM1_NAND_TRR(0x07)   | \
324                                         FTIM1_NAND_TRP(0x0c)
325 #define CONFIG_SYS_NAND_FTIM2           FTIM2_NAND_TRAD(0x0c) | \
326                                         FTIM2_NAND_TREH(0x05) | \
327                                         FTIM2_NAND_TWHRE(0x0f)
328 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
329
330 #elif defined(CONFIG_TARGET_P1010RDB_PB)
331 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
332 /* ONFI NAND Flash mode0 Timing Params */
333 #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
334                                         FTIM0_NAND_TWP(0x18)   | \
335                                         FTIM0_NAND_TWCHT(0x07) | \
336                                         FTIM0_NAND_TWH(0x0a))
337 #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
338                                         FTIM1_NAND_TWBE(0x39)  | \
339                                         FTIM1_NAND_TRR(0x0e)   | \
340                                         FTIM1_NAND_TRP(0x18))
341 #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
342                                         FTIM2_NAND_TREH(0x0a)  | \
343                                         FTIM2_NAND_TWHRE(0x1e))
344 #define CONFIG_SYS_NAND_FTIM3   0x0
345 #endif
346
347 #define CONFIG_SYS_NAND_DDR_LAW         11
348
349 /* Set up IFC registers for boot location NOR/NAND */
350 #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
351 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
352 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
353 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
354 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
355 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
356 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
357 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
358 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
359 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
360 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
361 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
362 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
363 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
364 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
365 #else
366 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
367 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
368 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
369 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
370 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
371 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
372 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
373 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
374 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
375 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
376 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
377 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
378 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
379 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
380 #endif
381
382 /* CPLD on IFC */
383 #define CONFIG_SYS_CPLD_BASE            0xffb00000
384
385 #ifdef CONFIG_PHYS_64BIT
386 #define CONFIG_SYS_CPLD_BASE_PHYS       0xfffb00000ull
387 #else
388 #define CONFIG_SYS_CPLD_BASE_PHYS       CONFIG_SYS_CPLD_BASE
389 #endif
390
391 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
392                                 | CSPR_PORT_SIZE_8 \
393                                 | CSPR_MSEL_GPCM \
394                                 | CSPR_V)
395 #define CONFIG_SYS_AMASK3               IFC_AMASK(64*1024)
396 #define CONFIG_SYS_CSOR3                0x0
397 /* CPLD Timing parameters for IFC CS3 */
398 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
399                                         FTIM0_GPCM_TEADC(0x0e) | \
400                                         FTIM0_GPCM_TEAHC(0x0e))
401 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
402                                         FTIM1_GPCM_TRAD(0x1f))
403 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
404                                         FTIM2_GPCM_TCH(0x8) | \
405                                         FTIM2_GPCM_TWP(0x1f))
406 #define CONFIG_SYS_CS3_FTIM3            0x0
407
408 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
409         defined(CONFIG_RAMBOOT_NAND)
410 #define CONFIG_SYS_RAMBOOT
411 #else
412 #undef CONFIG_SYS_RAMBOOT
413 #endif
414
415 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
416 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
417 #define CONFIG_A003399_NOR_WORKAROUND
418 #endif
419 #endif
420
421 #define CONFIG_SYS_INIT_RAM_LOCK
422 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
423 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
424
425 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
426                                                 - GENERATED_GBL_DATA_SIZE)
427 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
428
429 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
430
431 /*
432  * Config the L2 Cache as L2 SRAM
433  */
434 #if defined(CONFIG_SPL_BUILD)
435 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
436 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
437 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
438 #define CONFIG_SYS_L2_SIZE              (256 << 10)
439 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
440 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
441 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
442 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
443 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (128 << 10)
444 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
445 #elif defined(CONFIG_MTD_RAW_NAND)
446 #ifdef CONFIG_TPL_BUILD
447 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
448 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
449 #define CONFIG_SYS_L2_SIZE              (256 << 10)
450 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
451 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
452 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
453 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
454 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (48 << 10)
455 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
456 #else
457 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
458 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
459 #define CONFIG_SYS_L2_SIZE              (256 << 10)
460 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
461 #define CONFIG_SPL_RELOC_TEXT_BASE      (CONFIG_SYS_INIT_L2_END - 0x3000)
462 #define CONFIG_SPL_RELOC_STACK          ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
463 #endif
464 #endif
465 #endif
466
467 /* Serial Port */
468 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
469 #define CONFIG_SYS_NS16550_SERIAL
470 #define CONFIG_SYS_NS16550_REG_SIZE     1
471 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
472 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
473 #define CONFIG_NS16550_MIN_FUNCTIONS
474 #endif
475
476 #define CONFIG_SYS_BAUDRATE_TABLE       \
477         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
478
479 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
480 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
481
482 /* I2C */
483 #define I2C_PCA9557_ADDR1               0x18
484 #define I2C_PCA9557_ADDR2               0x19
485 #define I2C_PCA9557_BUS_NUM             0
486
487 /* I2C EEPROM */
488 #if defined(CONFIG_TARGET_P1010RDB_PB)
489 #ifdef CONFIG_ID_EEPROM
490 #define CONFIG_SYS_I2C_EEPROM_NXID
491 #endif
492 #define CONFIG_SYS_EEPROM_BUS_NUM       0
493 #define MAX_NUM_PORTS                   9 /* for 128Bytes EEPROM */
494 #endif
495 /* enable read and write access to EEPROM */
496
497 /* RTC */
498 #define CONFIG_RTC_PT7C4338
499 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
500
501 /*
502  * SPI interface will not be available in case of NAND boot SPI CS0 will be
503  * used for SLIC
504  */
505 #if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
506 /* eSPI - Enhanced SPI */
507 #endif
508
509 #if defined(CONFIG_TSEC_ENET)
510 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
511 #define CONFIG_TSEC1    1
512 #define CONFIG_TSEC1_NAME       "eTSEC1"
513 #define CONFIG_TSEC2    1
514 #define CONFIG_TSEC2_NAME       "eTSEC2"
515 #define CONFIG_TSEC3    1
516 #define CONFIG_TSEC3_NAME       "eTSEC3"
517
518 #define TSEC1_PHY_ADDR          1
519 #define TSEC2_PHY_ADDR          0
520 #define TSEC3_PHY_ADDR          2
521
522 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
523 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
524 #define TSEC3_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
525
526 #define TSEC1_PHYIDX            0
527 #define TSEC2_PHYIDX            0
528 #define TSEC3_PHYIDX            0
529
530 #define CONFIG_ETHPRIME         "eTSEC1"
531
532 /* TBI PHY configuration for SGMII mode */
533 #define CONFIG_TSEC_TBICR_SETTINGS ( \
534                 TBICR_PHY_RESET \
535                 | TBICR_ANEG_ENABLE \
536                 | TBICR_FULL_DUPLEX \
537                 | TBICR_SPEED1_SET \
538                 )
539
540 #endif  /* CONFIG_TSEC_ENET */
541
542 /* SATA */
543 #define CONFIG_FSL_SATA_V2
544
545 #ifdef CONFIG_FSL_SATA
546 #define CONFIG_SATA1
547 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
548 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
549 #define CONFIG_SATA2
550 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
551 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
552
553 #define CONFIG_LBA48
554 #endif /* #ifdef CONFIG_FSL_SATA  */
555
556 #ifdef CONFIG_MMC
557 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
558 #endif
559
560 #define CONFIG_HAS_FSL_DR_USB
561
562 #if defined(CONFIG_HAS_FSL_DR_USB)
563 #ifdef CONFIG_USB_EHCI_HCD
564 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
565 #endif
566 #endif
567
568 /*
569  * Environment
570  */
571 #if defined(CONFIG_SDCARD)
572 #define CONFIG_FSL_FIXED_MMC_LOCATION
573 #elif defined(CONFIG_MTD_RAW_NAND)
574 #ifdef CONFIG_TPL_BUILD
575 #define SPL_ENV_ADDR            (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
576 #else
577 #if defined(CONFIG_TARGET_P1010RDB_PA)
578 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
579 #elif defined(CONFIG_TARGET_P1010RDB_PB)
580 #define CONFIG_ENV_RANGE        (32 * CONFIG_ENV_SIZE) /* new block size 512K */
581 #endif
582 #endif
583 #endif
584
585 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
586 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
587
588 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
589                  || defined(CONFIG_FSL_SATA)
590 #endif
591
592 /*
593  * Miscellaneous configurable options
594  */
595
596 /*
597  * For booting Linux, the board info and command line data
598  * have to be in the first 64 MB of memory, since this is
599  * the maximum mapped by the Linux kernel during initialization.
600  */
601 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
602 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
603
604 /*
605  * Environment Configuration
606  */
607
608 #if defined(CONFIG_TSEC_ENET)
609 #define CONFIG_HAS_ETH0
610 #define CONFIG_HAS_ETH1
611 #define CONFIG_HAS_ETH2
612 #endif
613
614 #define CONFIG_ROOTPATH         "/opt/nfsroot"
615 #define CONFIG_UBOOTPATH        u-boot.bin/* U-Boot image on TFTP server */
616
617 #define CONFIG_EXTRA_ENV_SETTINGS                               \
618         "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"      \
619         "netdev=eth0\0"                                         \
620         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
621         "loadaddr=1000000\0"                    \
622         "consoledev=ttyS0\0"                            \
623         "ramdiskaddr=2000000\0"                 \
624         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
625         "fdtaddr=1e00000\0"                             \
626         "fdtfile=p1010rdb.dtb\0"                \
627         "bdev=sda1\0"   \
628         "hwconfig=usb1:dr_mode=host,phy_type=utmi\0"    \
629         "othbootargs=ramdisk_size=600000\0" \
630         "usbfatboot=setenv bootargs root=/dev/ram rw "  \
631         "console=$consoledev,$baudrate $othbootargs; "  \
632         "usb start;"                    \
633         "fatload usb 0:2 $loadaddr $bootfile;"          \
634         "fatload usb 0:2 $fdtaddr $fdtfile;"    \
635         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"    \
636         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"               \
637         "usbext2boot=setenv bootargs root=/dev/ram rw " \
638         "console=$consoledev,$baudrate $othbootargs; "  \
639         "usb start;"                    \
640         "ext2load usb 0:4 $loadaddr $bootfile;"         \
641         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
642         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
643         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
644         CONFIG_BOOTMODE
645
646 #if defined(CONFIG_TARGET_P1010RDB_PA)
647 #define CONFIG_BOOTMODE \
648         "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
649         "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
650         "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
651         "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
652         "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
653         "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
654
655 #elif defined(CONFIG_TARGET_P1010RDB_PB)
656 #define CONFIG_BOOTMODE \
657         "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
658         "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
659         "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
660         "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
661         "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
662         "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
663         "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
664         "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
665         "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
666         "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
667 #endif
668
669 #include <asm/fsl_secure_boot.h>
670
671 #endif  /* __CONFIG_H */