922f0661aba28cc3b39b6d22eec3fafeb8b5f038
[platform/kernel/u-boot.git] / include / configs / P1010RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2010-2011 Freescale Semiconductor, Inc.
4  * Copyright 2020 NXP
5  */
6
7 /*
8  * P010 RDB board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include <linux/stringify.h>
15
16 #include <asm/config_mpc85xx.h>
17 #define CONFIG_NAND_FSL_IFC
18
19 #ifdef CONFIG_SDCARD
20 #define CONFIG_SPL_FLUSH_IMAGE
21 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
22 #define CONFIG_SPL_PAD_TO               0x18000
23 #define CONFIG_SPL_MAX_SIZE             (96 * 1024)
24 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (512 << 10)
25 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x11000000)
26 #define CONFIG_SYS_MMC_U_BOOT_START     (0x11000000)
27 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (96 << 10)
28 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
29 #ifdef CONFIG_SPL_BUILD
30 #define CONFIG_SPL_COMMON_INIT_DDR
31 #endif
32 #endif
33
34 #ifdef CONFIG_SPIFLASH
35 #ifdef CONFIG_NXP_ESBC
36 #define CONFIG_RAMBOOT_SPIFLASH
37 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
38 #else
39 #define CONFIG_SPL_SPI_FLASH_MINIMAL
40 #define CONFIG_SPL_FLUSH_IMAGE
41 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
42 #define CONFIG_SPL_PAD_TO                       0x18000
43 #define CONFIG_SPL_MAX_SIZE                     (96 * 1024)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (512 << 10)
45 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x11000000)
46 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x11000000)
47 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (96 << 10)
48 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
49 #ifdef CONFIG_SPL_BUILD
50 #define CONFIG_SPL_COMMON_INIT_DDR
51 #endif
52 #endif
53 #endif
54
55 #ifdef CONFIG_MTD_RAW_NAND
56 #ifdef CONFIG_NXP_ESBC
57 #define CONFIG_SPL_INIT_MINIMAL
58 #define CONFIG_SPL_FLUSH_IMAGE
59 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
60
61 #define CONFIG_SPL_MAX_SIZE             8192
62 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
63 #define CONFIG_SPL_RELOC_STACK          0x00100000
64 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
65 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
66 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
67 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0
68 #else
69 #ifdef CONFIG_TPL_BUILD
70 #define CONFIG_SPL_FLUSH_IMAGE
71 #define CONFIG_SPL_NAND_INIT
72 #define CONFIG_SPL_COMMON_INIT_DDR
73 #define CONFIG_SPL_MAX_SIZE             (128 << 10)
74 #define CONFIG_TPL_TEXT_BASE            0xD0001000
75 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
76 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (576 << 10)
77 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x11000000)
78 #define CONFIG_SYS_NAND_U_BOOT_START    (0x11000000)
79 #define CONFIG_SYS_NAND_U_BOOT_OFFS     ((128 + 128) << 10)
80 #elif defined(CONFIG_SPL_BUILD)
81 #define CONFIG_SPL_INIT_MINIMAL
82 #define CONFIG_SPL_NAND_MINIMAL
83 #define CONFIG_SPL_FLUSH_IMAGE
84 #define CONFIG_SPL_MAX_SIZE             8192
85 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (128 << 10)
86 #define CONFIG_SYS_NAND_U_BOOT_DST      0xD0000000
87 #define CONFIG_SYS_NAND_U_BOOT_START    0xD0000000
88 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (128 << 10)
89 #endif
90 #define CONFIG_SPL_PAD_TO       0x20000
91 #define CONFIG_TPL_PAD_TO       0x20000
92 #define CONFIG_SPL_TARGET       "u-boot-with-spl.bin"
93 #endif
94 #endif
95
96 #ifdef CONFIG_NAND_SECBOOT      /* NAND Boot */
97 #define CONFIG_RAMBOOT_NAND
98 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
99 #endif
100
101 #ifndef CONFIG_RESET_VECTOR_ADDRESS
102 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
103 #endif
104
105 #ifdef CONFIG_TPL_BUILD
106 #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
107 #elif defined(CONFIG_SPL_BUILD)
108 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
109 #else
110 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
111 #endif
112
113 /* High Level Configuration Options */
114 #define CONFIG_SYS_HAS_SERDES           /* common SERDES init code */
115
116 #if defined(CONFIG_PCI)
117 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
118 #define CONFIG_PCIE2                    /* PCIE controller 2 (slot 2) */
119 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
120
121 /*
122  * PCI Windows
123  * Memory space is mapped 1-1, but I/O space must start from 0.
124  */
125 /* controller 1, Slot 1, tgtid 1, Base address a000 */
126 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
127 #ifdef CONFIG_PHYS_64BIT
128 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
129 #else
130 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
131 #endif
132 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
133 #ifdef CONFIG_PHYS_64BIT
134 #define CONFIG_SYS_PCIE1_IO_PHYS        0xfffc00000ull
135 #else
136 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
137 #endif
138
139 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
140 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
143 #else
144 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
145 #endif
146 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
147 #ifdef CONFIG_PHYS_64BIT
148 #define CONFIG_SYS_PCIE2_IO_PHYS        0xfffc10000ull
149 #else
150 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
151 #endif
152
153 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
154 #endif
155
156 #define CONFIG_SYS_CLK_FREQ     66666666 /* SYSCLK for P1010 RDB */
157
158 #define CONFIG_HWCONFIG
159 /*
160  * These can be toggled for performance analysis, otherwise use default.
161  */
162 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
163 #define CONFIG_BTB                      /* toggle branch predition */
164
165
166 #define CONFIG_ENABLE_36BIT_PHYS
167
168 /* DDR Setup */
169 #define CONFIG_SYS_DDR_RAW_TIMING
170 #define CONFIG_SYS_SPD_BUS_NUM          1
171 #define SPD_EEPROM_ADDRESS              0x52
172
173 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
174
175 #ifndef __ASSEMBLY__
176 extern unsigned long get_sdram_size(void);
177 #endif
178 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
179 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
180 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
181
182 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
183 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
184
185 /* DDR3 Controller Settings */
186 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
187 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
188 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
189 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
190 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
191 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
192 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
193 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
194 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
195 #define CONFIG_SYS_DDR_RCW_1            0x00000000
196 #define CONFIG_SYS_DDR_RCW_2            0x00000000
197 #define CONFIG_SYS_DDR_CONTROL          0xc70c0008      /* Type = DDR3  */
198 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
199 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
200 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
201
202 #define CONFIG_SYS_DDR_TIMING_3_800     0x00030000
203 #define CONFIG_SYS_DDR_TIMING_0_800     0x00110104
204 #define CONFIG_SYS_DDR_TIMING_1_800     0x6f6b8644
205 #define CONFIG_SYS_DDR_TIMING_2_800     0x0FA888CF
206 #define CONFIG_SYS_DDR_CLK_CTRL_800     0x03000000
207 #define CONFIG_SYS_DDR_MODE_1_800       0x00441420
208 #define CONFIG_SYS_DDR_MODE_2_800       0x00000000
209 #define CONFIG_SYS_DDR_INTERVAL_800     0x0C300100
210 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
211
212 /* settings for DDR3 at 667MT/s */
213 #define CONFIG_SYS_DDR_TIMING_3_667             0x00010000
214 #define CONFIG_SYS_DDR_TIMING_0_667             0x00110004
215 #define CONFIG_SYS_DDR_TIMING_1_667             0x5d59e544
216 #define CONFIG_SYS_DDR_TIMING_2_667             0x0FA890CD
217 #define CONFIG_SYS_DDR_CLK_CTRL_667             0x03000000
218 #define CONFIG_SYS_DDR_MODE_1_667               0x00441210
219 #define CONFIG_SYS_DDR_MODE_2_667               0x00000000
220 #define CONFIG_SYS_DDR_INTERVAL_667             0x0a280000
221 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667        0x8675F608
222
223 #define CONFIG_SYS_CCSRBAR                      0xffe00000
224 #define CONFIG_SYS_CCSRBAR_PHYS_LOW             CONFIG_SYS_CCSRBAR
225
226 /* Don't relocate CCSRBAR while in NAND_SPL */
227 #ifdef CONFIG_SPL_BUILD
228 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
229 #endif
230
231 /*
232  * Memory map
233  *
234  * 0x0000_0000  0x3fff_ffff     DDR                     1G cacheable
235  * 0x8000_0000  0xbfff_ffff     PCI Express Mem         1.5G non-cacheable
236  * 0xffc0_0000  0xffc3_ffff     PCI IO range            256k non-cacheable
237  *
238  * Localbus non-cacheable
239  * 0xff80_0000  0xff8f_ffff     NAND Flash              1M non-cacheable
240  * 0xffb0_0000  0xffbf_ffff     Board CPLD              1M non-cacheable
241  * 0xffd0_0000  0xffd0_3fff     L1 for stack            16K Cacheable TLB0
242  * 0xffe0_0000  0xffef_ffff     CCSR                    1M non-cacheable
243  */
244
245 /*
246  * IFC Definitions
247  */
248 /* NOR Flash on IFC */
249
250 #define CONFIG_SYS_FLASH_BASE           0xee000000
251 #define CONFIG_SYS_MAX_FLASH_SECT       256     /* 32M */
252
253 #ifdef CONFIG_PHYS_64BIT
254 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
255 #else
256 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
257 #endif
258
259 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
260                                 CSPR_PORT_SIZE_16 | \
261                                 CSPR_MSEL_NOR | \
262                                 CSPR_V)
263 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(32*1024*1024)
264 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(7)
265 /* NOR Flash Timing Params */
266 #define CONFIG_SYS_NOR_FTIM0    FTIM0_NOR_TACSE(0x4) | \
267                                 FTIM0_NOR_TEADC(0x5) | \
268                                 FTIM0_NOR_TEAHC(0x5)
269 #define CONFIG_SYS_NOR_FTIM1    FTIM1_NOR_TACO(0x1e) | \
270                                 FTIM1_NOR_TRAD_NOR(0x0f)
271 #define CONFIG_SYS_NOR_FTIM2    FTIM2_NOR_TCS(0x4) | \
272                                 FTIM2_NOR_TCH(0x4) | \
273                                 FTIM2_NOR_TWP(0x1c)
274 #define CONFIG_SYS_NOR_FTIM3    0x0
275
276 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
277 #define CONFIG_SYS_FLASH_QUIET_TEST
278 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
279 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
280
281 #undef CONFIG_SYS_FLASH_CHECKSUM
282 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
283 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
284
285 /* CFI for NOR Flash */
286 #define CONFIG_SYS_FLASH_EMPTY_INFO
287
288 /* NAND Flash on IFC */
289 #define CONFIG_SYS_NAND_BASE            0xff800000
290 #ifdef CONFIG_PHYS_64BIT
291 #define CONFIG_SYS_NAND_BASE_PHYS       0xfff800000ull
292 #else
293 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
294 #endif
295
296 #define CONFIG_MTD_PARTITION
297
298 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
299                                 | CSPR_PORT_SIZE_8      \
300                                 | CSPR_MSEL_NAND        \
301                                 | CSPR_V)
302 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
303
304 #if defined(CONFIG_TARGET_P1010RDB_PA)
305 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
306                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
307                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
308                                 | CSOR_NAND_RAL_2       /* RAL = 2 Bytes */ \
309                                 | CSOR_NAND_PGS_512     /* Page Size = 512b */ \
310                                 | CSOR_NAND_SPRZ_16     /* Spare size = 16 */ \
311                                 | CSOR_NAND_PB(32))     /* 32 Pages Per Block */
312 #define CONFIG_SYS_NAND_BLOCK_SIZE      (16 * 1024)
313
314 #elif defined(CONFIG_TARGET_P1010RDB_PB)
315 #define CONFIG_SYS_NAND_ONFI_DETECTION
316 #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
317                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
318                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
319                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
320                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
321                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
322                                 | CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
323 #define CONFIG_SYS_NAND_BLOCK_SIZE     (512 * 1024)
324 #endif
325
326 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
327 #define CONFIG_SYS_MAX_NAND_DEVICE      1
328
329 #if defined(CONFIG_TARGET_P1010RDB_PA)
330 /* NAND Flash Timing Params */
331 #define CONFIG_SYS_NAND_FTIM0           FTIM0_NAND_TCCST(0x01) | \
332                                         FTIM0_NAND_TWP(0x0C)   | \
333                                         FTIM0_NAND_TWCHT(0x04) | \
334                                         FTIM0_NAND_TWH(0x05)
335 #define CONFIG_SYS_NAND_FTIM1           FTIM1_NAND_TADLE(0x1d) | \
336                                         FTIM1_NAND_TWBE(0x1d)  | \
337                                         FTIM1_NAND_TRR(0x07)   | \
338                                         FTIM1_NAND_TRP(0x0c)
339 #define CONFIG_SYS_NAND_FTIM2           FTIM2_NAND_TRAD(0x0c) | \
340                                         FTIM2_NAND_TREH(0x05) | \
341                                         FTIM2_NAND_TWHRE(0x0f)
342 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
343
344 #elif defined(CONFIG_TARGET_P1010RDB_PB)
345 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
346 /* ONFI NAND Flash mode0 Timing Params */
347 #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
348                                         FTIM0_NAND_TWP(0x18)   | \
349                                         FTIM0_NAND_TWCHT(0x07) | \
350                                         FTIM0_NAND_TWH(0x0a))
351 #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
352                                         FTIM1_NAND_TWBE(0x39)  | \
353                                         FTIM1_NAND_TRR(0x0e)   | \
354                                         FTIM1_NAND_TRP(0x18))
355 #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
356                                         FTIM2_NAND_TREH(0x0a)  | \
357                                         FTIM2_NAND_TWHRE(0x1e))
358 #define CONFIG_SYS_NAND_FTIM3   0x0
359 #endif
360
361 #define CONFIG_SYS_NAND_DDR_LAW         11
362
363 /* Set up IFC registers for boot location NOR/NAND */
364 #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
365 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
366 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
367 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
368 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
369 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
370 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
371 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
372 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
373 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
374 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
375 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
376 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
377 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
378 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
379 #else
380 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
381 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
382 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
383 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
384 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
385 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
386 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
387 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
388 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
389 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
390 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
391 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
392 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
393 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
394 #endif
395
396 /* CPLD on IFC */
397 #define CONFIG_SYS_CPLD_BASE            0xffb00000
398
399 #ifdef CONFIG_PHYS_64BIT
400 #define CONFIG_SYS_CPLD_BASE_PHYS       0xfffb00000ull
401 #else
402 #define CONFIG_SYS_CPLD_BASE_PHYS       CONFIG_SYS_CPLD_BASE
403 #endif
404
405 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
406                                 | CSPR_PORT_SIZE_8 \
407                                 | CSPR_MSEL_GPCM \
408                                 | CSPR_V)
409 #define CONFIG_SYS_AMASK3               IFC_AMASK(64*1024)
410 #define CONFIG_SYS_CSOR3                0x0
411 /* CPLD Timing parameters for IFC CS3 */
412 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
413                                         FTIM0_GPCM_TEADC(0x0e) | \
414                                         FTIM0_GPCM_TEAHC(0x0e))
415 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
416                                         FTIM1_GPCM_TRAD(0x1f))
417 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
418                                         FTIM2_GPCM_TCH(0x8) | \
419                                         FTIM2_GPCM_TWP(0x1f))
420 #define CONFIG_SYS_CS3_FTIM3            0x0
421
422 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
423         defined(CONFIG_RAMBOOT_NAND)
424 #define CONFIG_SYS_RAMBOOT
425 #else
426 #undef CONFIG_SYS_RAMBOOT
427 #endif
428
429 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
430 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
431 #define CONFIG_A003399_NOR_WORKAROUND
432 #endif
433 #endif
434
435 #define CONFIG_SYS_INIT_RAM_LOCK
436 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
437 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
438
439 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
440                                                 - GENERATED_GBL_DATA_SIZE)
441 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
442
443 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
444
445 /*
446  * Config the L2 Cache as L2 SRAM
447  */
448 #if defined(CONFIG_SPL_BUILD)
449 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
450 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
451 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
452 #define CONFIG_SYS_L2_SIZE              (256 << 10)
453 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
454 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
455 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
456 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
457 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (128 << 10)
458 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
459 #elif defined(CONFIG_MTD_RAW_NAND)
460 #ifdef CONFIG_TPL_BUILD
461 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
462 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
463 #define CONFIG_SYS_L2_SIZE              (256 << 10)
464 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
465 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
466 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
467 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
468 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (48 << 10)
469 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
470 #else
471 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
472 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
473 #define CONFIG_SYS_L2_SIZE              (256 << 10)
474 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
475 #define CONFIG_SPL_RELOC_TEXT_BASE      (CONFIG_SYS_INIT_L2_END - 0x3000)
476 #define CONFIG_SPL_RELOC_STACK          ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
477 #endif
478 #endif
479 #endif
480
481 /* Serial Port */
482 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
483 #define CONFIG_SYS_NS16550_SERIAL
484 #define CONFIG_SYS_NS16550_REG_SIZE     1
485 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
486 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
487 #define CONFIG_NS16550_MIN_FUNCTIONS
488 #endif
489
490 #define CONFIG_SYS_BAUDRATE_TABLE       \
491         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
492
493 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
494 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
495
496 /* I2C */
497 #define I2C_PCA9557_ADDR1               0x18
498 #define I2C_PCA9557_ADDR2               0x19
499 #define I2C_PCA9557_BUS_NUM             0
500
501 /* I2C EEPROM */
502 #if defined(CONFIG_TARGET_P1010RDB_PB)
503 #ifdef CONFIG_ID_EEPROM
504 #define CONFIG_SYS_I2C_EEPROM_NXID
505 #endif
506 #define CONFIG_SYS_EEPROM_BUS_NUM       0
507 #define MAX_NUM_PORTS                   9 /* for 128Bytes EEPROM */
508 #endif
509 /* enable read and write access to EEPROM */
510
511 /* RTC */
512 #define CONFIG_RTC_PT7C4338
513 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
514
515 /*
516  * SPI interface will not be available in case of NAND boot SPI CS0 will be
517  * used for SLIC
518  */
519 #if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
520 /* eSPI - Enhanced SPI */
521 #endif
522
523 #if defined(CONFIG_TSEC_ENET)
524 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
525 #define CONFIG_TSEC1    1
526 #define CONFIG_TSEC1_NAME       "eTSEC1"
527 #define CONFIG_TSEC2    1
528 #define CONFIG_TSEC2_NAME       "eTSEC2"
529 #define CONFIG_TSEC3    1
530 #define CONFIG_TSEC3_NAME       "eTSEC3"
531
532 #define TSEC1_PHY_ADDR          1
533 #define TSEC2_PHY_ADDR          0
534 #define TSEC3_PHY_ADDR          2
535
536 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
537 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
538 #define TSEC3_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
539
540 #define TSEC1_PHYIDX            0
541 #define TSEC2_PHYIDX            0
542 #define TSEC3_PHYIDX            0
543
544 #define CONFIG_ETHPRIME         "eTSEC1"
545
546 /* TBI PHY configuration for SGMII mode */
547 #define CONFIG_TSEC_TBICR_SETTINGS ( \
548                 TBICR_PHY_RESET \
549                 | TBICR_ANEG_ENABLE \
550                 | TBICR_FULL_DUPLEX \
551                 | TBICR_SPEED1_SET \
552                 )
553
554 #endif  /* CONFIG_TSEC_ENET */
555
556 /* SATA */
557 #define CONFIG_FSL_SATA_V2
558
559 #ifdef CONFIG_FSL_SATA
560 #define CONFIG_SYS_SATA_MAX_DEVICE      2
561 #define CONFIG_SATA1
562 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
563 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
564 #define CONFIG_SATA2
565 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
566 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
567
568 #define CONFIG_LBA48
569 #endif /* #ifdef CONFIG_FSL_SATA  */
570
571 #ifdef CONFIG_MMC
572 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
573 #endif
574
575 #define CONFIG_HAS_FSL_DR_USB
576
577 #if defined(CONFIG_HAS_FSL_DR_USB)
578 #ifdef CONFIG_USB_EHCI_HCD
579 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
580 #define CONFIG_USB_EHCI_FSL
581 #endif
582 #endif
583
584 /*
585  * Environment
586  */
587 #if defined(CONFIG_SDCARD)
588 #define CONFIG_FSL_FIXED_MMC_LOCATION
589 #elif defined(CONFIG_MTD_RAW_NAND)
590 #ifdef CONFIG_TPL_BUILD
591 #define SPL_ENV_ADDR            (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
592 #else
593 #if defined(CONFIG_TARGET_P1010RDB_PA)
594 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
595 #elif defined(CONFIG_TARGET_P1010RDB_PB)
596 #define CONFIG_ENV_RANGE        (32 * CONFIG_ENV_SIZE) /* new block size 512K */
597 #endif
598 #endif
599 #endif
600
601 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
602 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
603
604 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
605
606 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
607                  || defined(CONFIG_FSL_SATA)
608 #endif
609
610 /*
611  * Miscellaneous configurable options
612  */
613
614 /*
615  * For booting Linux, the board info and command line data
616  * have to be in the first 64 MB of memory, since this is
617  * the maximum mapped by the Linux kernel during initialization.
618  */
619 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
620 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
621
622 /*
623  * Environment Configuration
624  */
625
626 #if defined(CONFIG_TSEC_ENET)
627 #define CONFIG_HAS_ETH0
628 #define CONFIG_HAS_ETH1
629 #define CONFIG_HAS_ETH2
630 #endif
631
632 #define CONFIG_ROOTPATH         "/opt/nfsroot"
633 #define CONFIG_BOOTFILE         "uImage"
634 #define CONFIG_UBOOTPATH        u-boot.bin/* U-Boot image on TFTP server */
635
636 #define CONFIG_EXTRA_ENV_SETTINGS                               \
637         "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"      \
638         "netdev=eth0\0"                                         \
639         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
640         "loadaddr=1000000\0"                    \
641         "consoledev=ttyS0\0"                            \
642         "ramdiskaddr=2000000\0"                 \
643         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
644         "fdtaddr=1e00000\0"                             \
645         "fdtfile=p1010rdb.dtb\0"                \
646         "bdev=sda1\0"   \
647         "hwconfig=usb1:dr_mode=host,phy_type=utmi\0"    \
648         "othbootargs=ramdisk_size=600000\0" \
649         "usbfatboot=setenv bootargs root=/dev/ram rw "  \
650         "console=$consoledev,$baudrate $othbootargs; "  \
651         "usb start;"                    \
652         "fatload usb 0:2 $loadaddr $bootfile;"          \
653         "fatload usb 0:2 $fdtaddr $fdtfile;"    \
654         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"    \
655         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"               \
656         "usbext2boot=setenv bootargs root=/dev/ram rw " \
657         "console=$consoledev,$baudrate $othbootargs; "  \
658         "usb start;"                    \
659         "ext2load usb 0:4 $loadaddr $bootfile;"         \
660         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
661         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
662         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
663         CONFIG_BOOTMODE
664
665 #if defined(CONFIG_TARGET_P1010RDB_PA)
666 #define CONFIG_BOOTMODE \
667         "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
668         "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
669         "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
670         "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
671         "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
672         "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
673
674 #elif defined(CONFIG_TARGET_P1010RDB_PB)
675 #define CONFIG_BOOTMODE \
676         "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
677         "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
678         "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
679         "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
680         "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
681         "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
682         "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
683         "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
684         "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
685         "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
686 #endif
687
688 #define RAMBOOTCOMMAND          \
689         "setenv bootargs root=/dev/ram rw "     \
690         "console=$consoledev,$baudrate $othbootargs; "  \
691         "tftp $ramdiskaddr $ramdiskfile;"       \
692         "tftp $loadaddr $bootfile;"             \
693         "tftp $fdtaddr $fdtfile;"               \
694         "bootm $loadaddr $ramdiskaddr $fdtaddr"
695
696 #define CONFIG_BOOTCOMMAND RAMBOOTCOMMAND
697
698 #include <asm/fsl_secure_boot.h>
699
700 #endif  /* __CONFIG_H */