configs: Migrate CONFIG_FMAN_ENET and some related options to Kconfig
[platform/kernel/u-boot.git] / include / configs / MPC8569MDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2009-2011 Freescale Semiconductor, Inc.
4  */
5
6 /*
7  * mpc8569mds board configuration file
8  */
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 #define CONFIG_SYS_SRIO
13 #define CONFIG_SRIO1                    /* SRIO port 1 */
14
15 #define CONFIG_PCIE1            1       /* PCIE controller */
16 #define CONFIG_FSL_PCI_INIT     1       /* use common fsl pci init code */
17 #define CONFIG_PCI_INDIRECT_BRIDGE 1    /* indirect PCI bridge support */
18 #define CONFIG_FSL_PCIE_RESET   1       /* need PCIe reset errata */
19 #define CONFIG_SYS_PCI_64BIT    1       /* enable 64-bit PCI resources */
20 #define CONFIG_ENV_OVERWRITE
21
22 #ifndef __ASSEMBLY__
23 extern unsigned long get_clock_freq(void);
24 #endif
25 /* Replace a call to get_clock_freq (after it is implemented)*/
26 #define CONFIG_SYS_CLK_FREQ     66666666
27 #define CONFIG_DDR_CLK_FREQ     CONFIG_SYS_CLK_FREQ
28
29 #ifdef CONFIG_ATM
30 #define CONFIG_PQ_MDS_PIB
31 #define CONFIG_PQ_MDS_PIB_ATM
32 #endif
33
34 /*
35  * These can be toggled for performance analysis, otherwise use default.
36  */
37 #define CONFIG_L2_CACHE                         /* toggle L2 cache      */
38 #define CONFIG_BTB                              /* toggle branch predition */
39
40 #ifndef CONFIG_SYS_MONITOR_BASE
41 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
42 #endif
43
44 /*
45  * Only possible on E500 Version 2 or newer cores.
46  */
47 #define CONFIG_ENABLE_36BIT_PHYS        1
48
49 #define CONFIG_HWCONFIG
50
51 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
52 #define CONFIG_SYS_MEMTEST_END          0x00400000
53
54 /*
55  * Config the L2 Cache as L2 SRAM
56  */
57 #define CONFIG_SYS_INIT_L2_ADDR         0xf8f80000
58 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
59 #define CONFIG_SYS_L2_SIZE              (512 << 10)
60 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
61
62 #define CONFIG_SYS_CCSRBAR              0xe0000000
63 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR
64
65 #if defined(CONFIG_NAND_SPL)
66 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
67 #endif
68
69 /* DDR Setup */
70 #define CONFIG_SPD_EEPROM               /* Use SPD EEPROM for DDR setup*/
71 #define CONFIG_DDR_SPD
72 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER       /* DDR controller or DMA? */
73
74 #define CONFIG_MEM_INIT_VALUE   0xDeadBeef
75
76 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
77                                         /* DDR is system memory*/
78 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
79
80 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
81 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
82
83 /* I2C addresses of SPD EEPROMs */
84 #define SPD_EEPROM_ADDRESS    0x51    /* CTLR 0 DIMM 0 */
85
86 /* These are used when DDR doesn't use SPD.  */
87 #define CONFIG_SYS_SDRAM_SIZE           1024            /* DDR is 1024MB */
88 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003F
89 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014202
90 #define CONFIG_SYS_DDR_TIMING_3         0x00020000
91 #define CONFIG_SYS_DDR_TIMING_0         0x00330004
92 #define CONFIG_SYS_DDR_TIMING_1         0x6F6B4644
93 #define CONFIG_SYS_DDR_TIMING_2         0x002888D0
94 #define CONFIG_SYS_DDR_SDRAM_CFG        0x47000000
95 #define CONFIG_SYS_DDR_SDRAM_CFG_2      0x04401040
96 #define CONFIG_SYS_DDR_SDRAM_MODE       0x40401521
97 #define CONFIG_SYS_DDR_SDRAM_MODE_2     0x8000C000
98 #define CONFIG_SYS_DDR_SDRAM_INTERVAL   0x03E00000
99 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
100 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   0x01000000
101 #define CONFIG_SYS_DDR_TIMING_4         0x00220001
102 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
103 #define CONFIG_SYS_DDR_ZQ_CNTL          0x89080600
104 #define CONFIG_SYS_DDR_WRLVL_CNTL       0x0655A604
105 #define CONFIG_SYS_DDR_CDR_1            0x80040000
106 #define CONFIG_SYS_DDR_CDR_2            0x00000000
107 #define CONFIG_SYS_DDR_OCD_CTRL         0x00000000
108 #define CONFIG_SYS_DDR_OCD_STATUS       0x00000000
109 #define CONFIG_SYS_DDR_CONTROL          0xc7000000      /* Type = DDR3 */
110 #define CONFIG_SYS_DDR_CONTROL2         0x24400000
111
112 #define CONFIG_SYS_DDR_ERR_INT_EN       0x0000000d
113 #define CONFIG_SYS_DDR_ERR_DIS          0x00000000
114 #define CONFIG_SYS_DDR_SBE              0x00010000
115
116 #undef CONFIG_CLOCKS_IN_MHZ
117
118 /*
119  * Local Bus Definitions
120  */
121
122 #define CONFIG_SYS_FLASH_BASE           0xfe000000      /* start of FLASH 32M */
123 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
124
125 #define CONFIG_SYS_BCSR_BASE            0xf8000000
126 #define CONFIG_SYS_BCSR_BASE_PHYS       CONFIG_SYS_BCSR_BASE
127
128 /*Chip select 0 - Flash*/
129 #define CONFIG_FLASH_BR_PRELIM          0xfe000801
130 #define CONFIG_FLASH_OR_PRELIM          0xfe000ff7
131
132 /*Chip select 1 - BCSR*/
133 #define CONFIG_SYS_BR1_PRELIM           0xf8000801
134 #define CONFIG_SYS_OR1_PRELIM           0xffffe9f7
135
136 /*Chip select 4 - PIB*/
137 #define CONFIG_SYS_BR4_PRELIM           0xf8008801
138 #define CONFIG_SYS_OR4_PRELIM           0xffffe9f7
139
140 /*Chip select 5 - PIB*/
141 #define CONFIG_SYS_BR5_PRELIM           0xf8010801
142 #define CONFIG_SYS_OR5_PRELIM           0xffffe9f7
143
144 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
145 #define CONFIG_SYS_MAX_FLASH_SECT       512     /* sectors per device */
146 #undef  CONFIG_SYS_FLASH_CHECKSUM
147 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
148 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
149
150 #undef CONFIG_SYS_RAMBOOT
151
152 #define CONFIG_SYS_FLASH_EMPTY_INFO
153
154 /* Chip select 3 - NAND */
155 #ifndef CONFIG_NAND_SPL
156 #define CONFIG_SYS_NAND_BASE            0xFC000000
157 #else
158 #define CONFIG_SYS_NAND_BASE            0xFFF00000
159 #endif
160
161 /* NAND boot: 4K NAND loader config */
162 #define CONFIG_SYS_NAND_SPL_SIZE        0x1000
163 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((512 << 10) - 0x2000)
164 #define CONFIG_SYS_NAND_U_BOOT_DST      (CONFIG_SYS_INIT_L2_ADDR)
165 #define CONFIG_SYS_NAND_U_BOOT_START \
166         (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
167 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (0)
168 #define CONFIG_SYS_NAND_U_BOOT_RELOC    (CONFIG_SYS_INIT_L2_END - 0x2000)
169 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
170
171 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
172 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE, }
173 #define CONFIG_SYS_MAX_NAND_DEVICE      1
174 #define CONFIG_NAND_FSL_ELBC            1
175 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
176 #define CONFIG_SYS_NAND_BR_PRELIM       (CONFIG_SYS_NAND_BASE_PHYS \
177                                 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
178                                 | BR_PS_8            /* Port Size = 8 bit */ \
179                                 | BR_MS_FCM          /* MSEL = FCM */ \
180                                 | BR_V)              /* valid */
181 #define CONFIG_SYS_NAND_OR_PRELIM       (0xFFFC0000          /* length 256K */ \
182                                 | OR_FCM_CSCT \
183                                 | OR_FCM_CST \
184                                 | OR_FCM_CHT \
185                                 | OR_FCM_SCY_1 \
186                                 | OR_FCM_TRLX \
187                                 | OR_FCM_EHTR)
188
189 #define CONFIG_SYS_BR0_PRELIM   CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
190 #define CONFIG_SYS_OR0_PRELIM   CONFIG_FLASH_OR_PRELIM  /* NOR Options */
191 #define CONFIG_SYS_BR3_PRELIM   CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
192 #define CONFIG_SYS_OR3_PRELIM   CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
193
194 #define CONFIG_SYS_LBC_LCRR     0x00000004      /* LB clock ratio reg */
195 #define CONFIG_SYS_LBC_LBCR     0x00040000      /* LB config reg */
196 #define CONFIG_SYS_LBC_LSRT     0x20000000      /* LB sdram refresh timer */
197 #define CONFIG_SYS_LBC_MRTPR    0x00000000      /* LB refresh timer prescal*/
198
199 #define CONFIG_SYS_INIT_RAM_LOCK        1
200 #define CONFIG_SYS_INIT_RAM_ADDR        0xe4010000  /* Initial RAM address */
201 #define CONFIG_SYS_INIT_RAM_SIZE        0x4000      /* Size of used area in RAM */
202
203 #define CONFIG_SYS_GBL_DATA_OFFSET      \
204                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
205 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
206
207 #define CONFIG_SYS_MONITOR_LEN  (256 * 1024)    /* Reserve 256 kB for Mon */
208 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024)    /* Reserved for malloc */
209
210 /* Serial Port */
211 #define CONFIG_SYS_NS16550_SERIAL
212 #define CONFIG_SYS_NS16550_REG_SIZE    1
213 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
214 #ifdef CONFIG_NAND_SPL
215 #define CONFIG_NS16550_MIN_FUNCTIONS
216 #endif
217
218 #define CONFIG_SYS_BAUDRATE_TABLE  \
219         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
220
221 #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_CCSRBAR+0x4500)
222 #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_CCSRBAR+0x4600)
223
224 /*
225  * I2C
226  */
227 #define CONFIG_SYS_I2C
228 #define CONFIG_SYS_I2C_FSL
229 #define CONFIG_SYS_FSL_I2C_SPEED        400000
230 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
231 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
232 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
233 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
234 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
235 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x69} }
236
237 /*
238  * I2C2 EEPROM
239  */
240 #define CONFIG_ID_EEPROM
241 #ifdef CONFIG_ID_EEPROM
242 #define CONFIG_SYS_I2C_EEPROM_NXID
243 #endif
244 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x52
245 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
246 #define CONFIG_SYS_EEPROM_BUS_NUM       1
247
248 #define PLPPAR1_I2C_BIT_MASK            0x0000000F
249 #define PLPPAR1_I2C2_VAL                0x00000000
250 #define PLPPAR1_ESDHC_VAL               0x0000000A
251 #define PLPDIR1_I2C_BIT_MASK            0x0000000F
252 #define PLPDIR1_I2C2_VAL                0x0000000F
253 #define PLPDIR1_ESDHC_VAL               0x00000006
254 #define PLPPAR1_UART0_BIT_MASK          0x00000fc0
255 #define PLPPAR1_ESDHC_4BITS_VAL         0x00000a80
256 #define PLPDIR1_UART0_BIT_MASK          0x00000fc0
257 #define PLPDIR1_ESDHC_4BITS_VAL         0x00000a80
258
259 /*
260  * General PCI
261  * Memory Addresses are mapped 1-1. I/O is mapped from 0
262  */
263 #define CONFIG_SYS_PCIE1_NAME           "Slot"
264 #define CONFIG_SYS_PCIE1_MEM_VIRT       0xa0000000
265 #define CONFIG_SYS_PCIE1_MEM_BUS        0xa0000000
266 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xa0000000
267 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
268 #define CONFIG_SYS_PCIE1_IO_VIRT        0xe2800000
269 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
270 #define CONFIG_SYS_PCIE1_IO_PHYS        0xe2800000
271 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000      /* 8M */
272
273 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xC0000000
274 #define CONFIG_SYS_SRIO1_MEM_BUS        0xC0000000
275 #define CONFIG_SYS_SRIO1_MEM_PHYS       CONFIG_SYS_SRIO1_MEM_BUS
276 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x20000000      /* 512M */
277
278 #ifdef CONFIG_QE
279 /*
280  * QE UEC ethernet configuration
281  */
282 #define CONFIG_SYS_UCC_RGMII_MODE       /* Set UCC work at RGMII by default */
283 #undef CONFIG_SYS_UCC_RMII_MODE         /* Set UCC work at RMII mode */
284
285 #define CONFIG_MIIM_ADDRESS     (CONFIG_SYS_CCSRBAR + 0x82120)
286 #define CONFIG_UEC_ETH
287 #define CONFIG_ETHPRIME         "UEC0"
288 #define CONFIG_PHY_MODE_NEED_CHANGE
289
290 #define CONFIG_UEC_ETH1         /* GETH1 */
291 #define CONFIG_HAS_ETH0
292
293 #ifdef CONFIG_UEC_ETH1
294 #define CONFIG_SYS_UEC1_UCC_NUM        0       /* UCC1 */
295 #define CONFIG_SYS_UEC1_RX_CLK         QE_CLK_NONE
296 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
297 #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK12
298 #define CONFIG_SYS_UEC1_ETH_TYPE       GIGA_ETH
299 #define CONFIG_SYS_UEC1_PHY_ADDR       7
300 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
301 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
302 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
303 #define CONFIG_SYS_UEC1_TX_CLK         QE_CLK16 /* CLK16 for RMII */
304 #define CONFIG_SYS_UEC1_ETH_TYPE       FAST_ETH
305 #define CONFIG_SYS_UEC1_PHY_ADDR       8        /* 0x8 for RMII */
306 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
307 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
308 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
309 #endif /* CONFIG_UEC_ETH1 */
310
311 #define CONFIG_UEC_ETH2         /* GETH2 */
312 #define CONFIG_HAS_ETH1
313
314 #ifdef CONFIG_UEC_ETH2
315 #define CONFIG_SYS_UEC2_UCC_NUM        1       /* UCC2 */
316 #define CONFIG_SYS_UEC2_RX_CLK         QE_CLK_NONE
317 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
318 #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK17
319 #define CONFIG_SYS_UEC2_ETH_TYPE       GIGA_ETH
320 #define CONFIG_SYS_UEC2_PHY_ADDR       1
321 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
322 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
323 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
324 #define CONFIG_SYS_UEC2_TX_CLK         QE_CLK16 /* CLK 16 for RMII */
325 #define CONFIG_SYS_UEC2_ETH_TYPE       FAST_ETH
326 #define CONFIG_SYS_UEC2_PHY_ADDR       0x9      /* 0x9 for RMII */
327 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
328 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
329 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
330 #endif /* CONFIG_UEC_ETH2 */
331
332 #define CONFIG_UEC_ETH3         /* GETH3 */
333 #define CONFIG_HAS_ETH2
334
335 #ifdef CONFIG_UEC_ETH3
336 #define CONFIG_SYS_UEC3_UCC_NUM        2       /* UCC3 */
337 #define CONFIG_SYS_UEC3_RX_CLK         QE_CLK_NONE
338 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
339 #define CONFIG_SYS_UEC3_TX_CLK         QE_CLK12
340 #define CONFIG_SYS_UEC3_ETH_TYPE       GIGA_ETH
341 #define CONFIG_SYS_UEC3_PHY_ADDR       2
342 #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
343 #define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
344 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
345 #define CONFIG_SYS_UEC3_TX_CLK          QE_CLK16 /* CLK_16 for RMII */
346 #define CONFIG_SYS_UEC3_ETH_TYPE        FAST_ETH
347 #define CONFIG_SYS_UEC3_PHY_ADDR        0xA     /* 0xA for RMII */
348 #define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
349 #define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
350 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
351 #endif /* CONFIG_UEC_ETH3 */
352
353 #define CONFIG_UEC_ETH4         /* GETH4 */
354 #define CONFIG_HAS_ETH3
355
356 #ifdef CONFIG_UEC_ETH4
357 #define CONFIG_SYS_UEC4_UCC_NUM        3       /* UCC4 */
358 #define CONFIG_SYS_UEC4_RX_CLK         QE_CLK_NONE
359 #if defined(CONFIG_SYS_UCC_RGMII_MODE)
360 #define CONFIG_SYS_UEC4_TX_CLK         QE_CLK17
361 #define CONFIG_SYS_UEC4_ETH_TYPE       GIGA_ETH
362 #define CONFIG_SYS_UEC4_PHY_ADDR       3
363 #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
364 #define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
365 #elif defined(CONFIG_SYS_UCC_RMII_MODE)
366 #define CONFIG_SYS_UEC4_TX_CLK          QE_CLK16 /* CLK16 for RMII */
367 #define CONFIG_SYS_UEC4_ETH_TYPE        FAST_ETH
368 #define CONFIG_SYS_UEC4_PHY_ADDR        0xB     /* 0xB for RMII */
369 #define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
370 #define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
371 #endif /* CONFIG_SYS_UCC_RGMII_MODE */
372 #endif /* CONFIG_UEC_ETH4 */
373
374 #undef CONFIG_UEC_ETH6         /* GETH6 */
375 #define CONFIG_HAS_ETH5
376
377 #ifdef CONFIG_UEC_ETH6
378 #define CONFIG_SYS_UEC6_UCC_NUM        5       /* UCC6 */
379 #define CONFIG_SYS_UEC6_RX_CLK         QE_CLK_NONE
380 #define CONFIG_SYS_UEC6_TX_CLK         QE_CLK_NONE
381 #define CONFIG_SYS_UEC6_ETH_TYPE       GIGA_ETH
382 #define CONFIG_SYS_UEC6_PHY_ADDR       4
383 #define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
384 #define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
385 #endif /* CONFIG_UEC_ETH6 */
386
387 #undef CONFIG_UEC_ETH8         /* GETH8 */
388 #define CONFIG_HAS_ETH7
389
390 #ifdef CONFIG_UEC_ETH8
391 #define CONFIG_SYS_UEC8_UCC_NUM        7       /* UCC8 */
392 #define CONFIG_SYS_UEC8_RX_CLK         QE_CLK_NONE
393 #define CONFIG_SYS_UEC8_TX_CLK         QE_CLK_NONE
394 #define CONFIG_SYS_UEC8_ETH_TYPE       GIGA_ETH
395 #define CONFIG_SYS_UEC8_PHY_ADDR       6
396 #define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
397 #define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
398 #endif /* CONFIG_UEC_ETH8 */
399
400 #endif /* CONFIG_QE */
401
402 #if defined(CONFIG_PCI)
403 #undef CONFIG_EEPRO100
404 #undef CONFIG_TULIP
405
406 #undef CONFIG_PCI_SCAN_SHOW             /* show pci devices on startup */
407
408 #endif  /* CONFIG_PCI */
409
410 /*
411  * Environment
412  */
413 #if defined(CONFIG_SYS_RAMBOOT)
414 #else
415 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
416 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
417 #define CONFIG_ENV_SIZE         0x2000
418 #endif
419
420 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
421 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
422
423 /* QE microcode/firmware address */
424 #define CONFIG_SYS_QE_FW_ADDR   0xfff00000
425
426 /*
427  * BOOTP options
428  */
429 #define CONFIG_BOOTP_BOOTFILESIZE
430
431 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
432
433 #ifdef CONFIG_MMC
434 #define CONFIG_FSL_ESDHC_PIN_MUX
435 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
436 #endif
437
438 /*
439  * Miscellaneous configurable options
440  */
441 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
442 #if defined(CONFIG_CMD_KGDB)
443 #define CONFIG_SYS_CBSIZE       2048            /* Console I/O Buffer Size */
444 #else
445 #define CONFIG_SYS_CBSIZE       512             /* Console I/O Buffer Size */
446 #endif
447 #define CONFIG_SYS_MAXARGS      32              /* max number of command args */
448 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
449                                                 /* Boot Argument Buffer Size */
450
451 /*
452  * For booting Linux, the board info and command line data
453  * have to be in the first 64 MB of memory, since this is
454  * the maximum mapped by the Linux kernel during initialization.
455  */
456 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux*/
457 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
458
459 #if defined(CONFIG_CMD_KGDB)
460 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
461 #endif
462
463 /*
464  * Environment Configuration
465  */
466 #define CONFIG_HOSTNAME "mpc8569mds"
467 #define CONFIG_ROOTPATH  "/nfsroot"
468 #define CONFIG_BOOTFILE  "your.uImage"
469
470 #define CONFIG_SERVERIP  192.168.1.1
471 #define CONFIG_GATEWAYIP 192.168.1.1
472 #define CONFIG_NETMASK   255.255.255.0
473
474 #define CONFIG_LOADADDR  200000   /*default location for tftp and bootm*/
475
476 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
477         "netdev=eth0\0"                                                 \
478         "consoledev=ttyS0\0"                                            \
479         "ramdiskaddr=600000\0"                                          \
480         "ramdiskfile=your.ramdisk.u-boot\0"                             \
481         "fdtaddr=400000\0"                                              \
482         "fdtfile=your.fdt.dtb\0"                                        \
483         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
484         "nfsroot=$serverip:$rootpath "                                  \
485         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
486         "console=$consoledev,$baudrate $othbootargs\0"                  \
487         "ramargs=setenv bootargs root=/dev/ram rw "                     \
488         "console=$consoledev,$baudrate $othbootargs\0"                  \
489
490 #define CONFIG_NFSBOOTCOMMAND                                           \
491         "run nfsargs;"                                                  \
492         "tftp $loadaddr $bootfile;"                                     \
493         "tftp $fdtaddr $fdtfile;"                                       \
494         "bootm $loadaddr - $fdtaddr"
495
496 #define CONFIG_RAMBOOTCOMMAND                                           \
497         "run ramargs;"                                                  \
498         "tftp $ramdiskaddr $ramdiskfile;"                               \
499         "tftp $loadaddr $bootfile;"                                     \
500         "bootm $loadaddr $ramdiskaddr"
501
502 #define CONFIG_BOOTCOMMAND  CONFIG_NFSBOOTCOMMAND
503
504 #endif  /* __CONFIG_H */