4346edaa4c8494a51a9e14ae2490556d9230ed90
[platform/kernel/u-boot.git] / include / configs / MPC8349ITX.h
1 /*
2  * Copyright (C) Freescale Semiconductor, Inc. 2006.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
9
10  Memory map:
11
12  0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13  0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14  0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15  0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16  0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17  0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
18  0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
19  0xF001_0000-0xF001_FFFF Local bus expansion slot
20  0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21  0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22  0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
23
24  I2C address list:
25                                                 Align.  Board
26  Bus    Addr    Part No.        Description     Length  Location
27  ----------------------------------------------------------------
28  I2C0   0x50    M24256-BWMN6P   Board EEPROM    2       U64
29
30  I2C1   0x20    PCF8574         I2C Expander    0       U8
31  I2C1   0x21    PCF8574         I2C Expander    0       U10
32  I2C1   0x38    PCF8574A        I2C Expander    0       U8
33  I2C1   0x39    PCF8574A        I2C Expander    0       U10
34  I2C1   0x51    (DDR)           DDR EEPROM      1       U1
35  I2C1   0x68    DS1339          RTC             1       U68
36
37  Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38 */
39
40 #ifndef __CONFIG_H
41 #define __CONFIG_H
42
43 #define CONFIG_DISPLAY_BOARDINFO
44
45 #if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
46 #define CONFIG_SYS_LOWBOOT
47 #endif
48
49 /*
50  * High Level Configuration Options
51  */
52 #define CONFIG_MPC834x          /* MPC834x family (8343, 8347, 8349) */
53 #define CONFIG_MPC8349          /* MPC8349 specific */
54
55 #ifndef CONFIG_SYS_TEXT_BASE
56 #define CONFIG_SYS_TEXT_BASE    0xFEF00000
57 #endif
58
59 #define CONFIG_SYS_IMMR 0xE0000000      /* The IMMR is relocated to here */
60
61 #define CONFIG_MISC_INIT_F
62 #define CONFIG_MISC_INIT_R
63
64 /*
65  * On-board devices
66  */
67
68 #ifdef CONFIG_MPC8349ITX
69 /* The CF card interface on the back of the board */
70 #define CONFIG_COMPACT_FLASH
71 #define CONFIG_VSC7385_ENET     /* VSC7385 ethernet support */
72 #define CONFIG_SATA_SIL3114     /* SIL3114 SATA controller */
73 #define CONFIG_SYS_USB_HOST     /* use the EHCI USB controller */
74 #endif
75
76 #define CONFIG_PCI
77 #define CONFIG_RTC_DS1337
78 #define CONFIG_SYS_I2C
79 #define CONFIG_TSEC_ENET                /* TSEC Ethernet support */
80
81 /*
82  * Device configurations
83  */
84
85 /* I2C */
86 #ifdef CONFIG_SYS_I2C
87 #define CONFIG_SYS_I2C_FSL
88 #define CONFIG_SYS_FSL_I2C_SPEED        400000
89 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
90 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
91 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
92 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
93 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
94
95 #define CONFIG_SYS_SPD_BUS_NUM          1       /* The I2C bus for SPD */
96 #define CONFIG_SYS_RTC_BUS_NUM          1       /* The I2C bus for RTC */
97
98 #define CONFIG_SYS_I2C_8574_ADDR1       0x20    /* I2C1, PCF8574 */
99 #define CONFIG_SYS_I2C_8574_ADDR2       0x21    /* I2C1, PCF8574 */
100 #define CONFIG_SYS_I2C_8574A_ADDR1      0x38    /* I2C1, PCF8574A */
101 #define CONFIG_SYS_I2C_8574A_ADDR2      0x39    /* I2C1, PCF8574A */
102 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x50    /* I2C0, Board EEPROM */
103 #define CONFIG_SYS_I2C_RTC_ADDR         0x68    /* I2C1, DS1339 RTC*/
104 #define SPD_EEPROM_ADDRESS              0x51    /* I2C1, DDR */
105
106 /* Don't probe these addresses: */
107 #define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
108                                  {1, CONFIG_SYS_I2C_8574_ADDR2}, \
109                                  {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
110                                  {1, CONFIG_SYS_I2C_8574A_ADDR2} }
111 /* Bit definitions for the 8574[A] I2C expander */
112                                 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
113 #define I2C_8574_REVISION       0x03
114 #define I2C_8574_CF             0x08    /* 1=Compact flash absent, 0=present */
115 #define I2C_8574_MPCICLKRN      0x10    /* MiniPCI Clk Run */
116 #define I2C_8574_PCI66          0x20    /* 0=33MHz PCI, 1=66MHz PCI */
117 #define I2C_8574_FLASHSIDE      0x40    /* 0=Reset vector from U4, 1=from U7*/
118
119 #endif
120
121 /* Compact Flash */
122 #ifdef CONFIG_COMPACT_FLASH
123
124 #define CONFIG_SYS_IDE_MAXBUS           1
125 #define CONFIG_SYS_IDE_MAXDEVICE        1
126
127 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
128 #define CONFIG_SYS_ATA_BASE_ADDR        CONFIG_SYS_CF_BASE
129 #define CONFIG_SYS_ATA_DATA_OFFSET      0x0000
130 #define CONFIG_SYS_ATA_REG_OFFSET       0
131 #define CONFIG_SYS_ATA_ALT_OFFSET       0x0200
132 #define CONFIG_SYS_ATA_STRIDE           2
133
134 /* If a CF card is not inserted, time out quickly */
135 #define ATA_RESET_TIME  1
136
137 #endif
138
139 /*
140  * SATA
141  */
142 #ifdef CONFIG_SATA_SIL3114
143
144 #define CONFIG_SYS_SATA_MAX_DEVICE      4
145 #define CONFIG_LIBATA
146 #define CONFIG_LBA48
147
148 #endif
149
150 #ifdef CONFIG_SYS_USB_HOST
151 /*
152  * Support USB
153  */
154 #define CONFIG_CMD_USB
155 #define CONFIG_USB_STORAGE
156 #define CONFIG_USB_EHCI
157 #define CONFIG_USB_EHCI_FSL
158
159 /* Current USB implementation supports the only USB controller,
160  * so we have to choose between the MPH or the DR ones */
161 #if 1
162 #define CONFIG_HAS_FSL_MPH_USB
163 #else
164 #define CONFIG_HAS_FSL_DR_USB
165 #endif
166
167 #endif
168
169 /*
170  * DDR Setup
171  */
172 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory*/
173 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
174 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
175 #define CONFIG_SYS_83XX_DDR_USES_CS0
176 #define CONFIG_SYS_MEMTEST_START        0x1000  /* memtest region */
177 #define CONFIG_SYS_MEMTEST_END          0x2000
178
179 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   (DDR_SDRAM_CLK_CNTL_SS_EN \
180                                         | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
181
182 #define CONFIG_VERY_BIG_RAM
183 #define CONFIG_MAX_MEM_MAPPED   ((phys_size_t)256 << 20)
184
185 #ifdef CONFIG_SYS_I2C
186 #define CONFIG_SPD_EEPROM               /* use SPD EEPROM for DDR setup*/
187 #endif
188
189 /* No SPD? Then manually set up DDR parameters */
190 #ifndef CONFIG_SPD_EEPROM
191     #define CONFIG_SYS_DDR_SIZE         256     /* Mb */
192     #define CONFIG_SYS_DDR_CS0_CONFIG   (CSCONFIG_EN \
193                                         | CSCONFIG_ROW_BIT_13 \
194                                         | CSCONFIG_COL_BIT_10)
195
196     #define CONFIG_SYS_DDR_TIMING_1     0x26242321
197     #define CONFIG_SYS_DDR_TIMING_2     0x00000800  /* P9-45, may need tuning */
198 #endif
199
200 /*
201  *Flash on the Local Bus
202  */
203
204 #define CONFIG_SYS_FLASH_CFI            /* use the Common Flash Interface */
205 #define CONFIG_FLASH_CFI_DRIVER         /* use the CFI driver */
206 #define CONFIG_SYS_FLASH_BASE           0xFE000000      /* start of FLASH   */
207 #define CONFIG_SYS_FLASH_EMPTY_INFO
208 /* 127 64KB sectors + 8 8KB sectors per device */
209 #define CONFIG_SYS_MAX_FLASH_SECT       135
210 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
211 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
212 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
213
214 /* The ITX has two flash chips, but the ITX-GP has only one.  To support both
215 boards, we say we have two, but don't display a message if we find only one. */
216 #define CONFIG_SYS_FLASH_QUIET_TEST
217 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
218 #define CONFIG_SYS_FLASH_BANKS_LIST     \
219                 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
220 #define CONFIG_SYS_FLASH_SIZE           16      /* FLASH size in MB */
221 #define CONFIG_SYS_FLASH_PROTECTION     1       /* Use h/w Flash protection. */
222
223 /* Vitesse 7385 */
224
225 #ifdef CONFIG_VSC7385_ENET
226
227 #define CONFIG_TSEC2
228
229 /* The flash address and size of the VSC7385 firmware image */
230 #define CONFIG_VSC7385_IMAGE            0xFEFFE000
231 #define CONFIG_VSC7385_IMAGE_SIZE       8192
232
233 #endif
234
235 /*
236  * BRx, ORx, LBLAWBARx, and LBLAWARx
237  */
238
239 /* Flash */
240
241 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE \
242                                 | BR_PS_16 \
243                                 | BR_MS_GPCM \
244                                 | BR_V)
245 #define CONFIG_SYS_OR0_PRELIM   (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
246                                 | OR_UPM_XAM \
247                                 | OR_GPCM_CSNT \
248                                 | OR_GPCM_ACS_DIV2 \
249                                 | OR_GPCM_XACS \
250                                 | OR_GPCM_SCY_15 \
251                                 | OR_GPCM_TRLX_SET \
252                                 | OR_GPCM_EHTR_SET \
253                                 | OR_GPCM_EAD)
254 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
255 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_16MB)
256
257 /* Vitesse 7385 */
258
259 #define CONFIG_SYS_VSC7385_BASE 0xF8000000
260
261 #ifdef CONFIG_VSC7385_ENET
262
263 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_VSC7385_BASE \
264                                 | BR_PS_8 \
265                                 | BR_MS_GPCM \
266                                 | BR_V)
267 #define CONFIG_SYS_OR1_PRELIM   (OR_AM_128KB \
268                                 | OR_GPCM_CSNT \
269                                 | OR_GPCM_XACS \
270                                 | OR_GPCM_SCY_15 \
271                                 | OR_GPCM_SETA \
272                                 | OR_GPCM_TRLX_SET \
273                                 | OR_GPCM_EHTR_SET \
274                                 | OR_GPCM_EAD)
275
276 #define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_VSC7385_BASE
277 #define CONFIG_SYS_LBLAWAR1_PRELIM      (LBLAWAR_EN | LBLAWAR_128KB)
278
279 #endif
280
281 /* LED */
282
283 #define CONFIG_SYS_LED_BASE     0xF9000000
284 #define CONFIG_SYS_BR2_PRELIM   (CONFIG_SYS_LED_BASE \
285                                 | BR_PS_8 \
286                                 | BR_MS_GPCM \
287                                 | BR_V)
288 #define CONFIG_SYS_OR2_PRELIM   (OR_AM_2MB \
289                                 | OR_GPCM_CSNT \
290                                 | OR_GPCM_ACS_DIV2 \
291                                 | OR_GPCM_XACS \
292                                 | OR_GPCM_SCY_9 \
293                                 | OR_GPCM_TRLX_SET \
294                                 | OR_GPCM_EHTR_SET \
295                                 | OR_GPCM_EAD)
296
297 /* Compact Flash */
298
299 #ifdef CONFIG_COMPACT_FLASH
300
301 #define CONFIG_SYS_CF_BASE      0xF0000000
302
303 #define CONFIG_SYS_BR3_PRELIM   (CONFIG_SYS_CF_BASE \
304                                 | BR_PS_16 \
305                                 | BR_MS_UPMA \
306                                 | BR_V)
307 #define CONFIG_SYS_OR3_PRELIM   (OR_UPM_AM | OR_UPM_BI)
308
309 #define CONFIG_SYS_LBLAWBAR3_PRELIM     CONFIG_SYS_CF_BASE
310 #define CONFIG_SYS_LBLAWAR3_PRELIM      (LBLAWAR_EN | LBLAWAR_64KB)
311
312 #endif
313
314 /*
315  * U-Boot memory configuration
316  */
317 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
318
319 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
320 #define CONFIG_SYS_RAMBOOT
321 #else
322 #undef  CONFIG_SYS_RAMBOOT
323 #endif
324
325 #define CONFIG_SYS_INIT_RAM_LOCK
326 #define CONFIG_SYS_INIT_RAM_ADDR        0xFD000000      /* Initial RAM addr */
327 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in RAM*/
328
329 #define CONFIG_SYS_GBL_DATA_OFFSET      \
330                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
331 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
332
333 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
334 #define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
335 #define CONFIG_SYS_MALLOC_LEN   (256 * 1024) /* Reserved for malloc */
336
337 /*
338  * Local Bus LCRR and LBCR regs
339  *    LCRR:  DLL bypass, Clock divider is 4
340  * External Local Bus rate is
341  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
342  */
343 #define CONFIG_SYS_LCRR_DBYP    LCRR_DBYP
344 #define CONFIG_SYS_LCRR_CLKDIV  LCRR_CLKDIV_4
345 #define CONFIG_SYS_LBC_LBCR     0x00000000
346
347                                 /* LB sdram refresh timer, about 6us */
348 #define CONFIG_SYS_LBC_LSRT     0x32000000
349                                 /* LB refresh timer prescal, 266MHz/32*/
350 #define CONFIG_SYS_LBC_MRTPR    0x20000000
351
352 /*
353  * Serial Port
354  */
355 #define CONFIG_CONS_INDEX       1
356 #define CONFIG_SYS_NS16550_SERIAL
357 #define CONFIG_SYS_NS16550_REG_SIZE     1
358 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
359
360 #define CONFIG_SYS_BAUDRATE_TABLE  \
361                 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
362
363 #define CONFIG_CONSOLE          ttyS0
364 #define CONFIG_BAUDRATE         115200
365
366 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
367 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
368
369 /*
370  * PCI
371  */
372 #ifdef CONFIG_PCI
373 #define CONFIG_PCI_INDIRECT_BRIDGE
374
375 #define CONFIG_MPC83XX_PCI2
376
377 /*
378  * General PCI
379  * Addresses are mapped 1-1.
380  */
381 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
382 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
383 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000      /* 256M */
384 #define CONFIG_SYS_PCI1_MMIO_BASE       \
385                         (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
386 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
387 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000      /* 256M */
388 #define CONFIG_SYS_PCI1_IO_BASE         0x00000000
389 #define CONFIG_SYS_PCI1_IO_PHYS         0xE2000000
390 #define CONFIG_SYS_PCI1_IO_SIZE         0x01000000      /* 16M */
391
392 #ifdef CONFIG_MPC83XX_PCI2
393 #define CONFIG_SYS_PCI2_MEM_BASE        \
394                         (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
395 #define CONFIG_SYS_PCI2_MEM_PHYS        CONFIG_SYS_PCI2_MEM_BASE
396 #define CONFIG_SYS_PCI2_MEM_SIZE        0x10000000      /* 256M */
397 #define CONFIG_SYS_PCI2_MMIO_BASE       \
398                         (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
399 #define CONFIG_SYS_PCI2_MMIO_PHYS       CONFIG_SYS_PCI2_MMIO_BASE
400 #define CONFIG_SYS_PCI2_MMIO_SIZE       0x10000000      /* 256M */
401 #define CONFIG_SYS_PCI2_IO_BASE         0x00000000
402 #define CONFIG_SYS_PCI2_IO_PHYS         \
403                         (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
404 #define CONFIG_SYS_PCI2_IO_SIZE         0x01000000      /* 16M */
405 #endif
406
407 #define CONFIG_PCI_PNP                  /* do pci plug-and-play */
408
409 #ifndef CONFIG_PCI_PNP
410     #define PCI_ENET0_IOADDR    0x00000000
411     #define PCI_ENET0_MEMADDR   CONFIG_SYS_PCI2_MEM_BASE
412     #define PCI_IDSEL_NUMBER    0x0f    /* IDSEL = AD15 */
413 #endif
414
415 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
416
417 #endif
418
419 #define CONFIG_PCI_66M
420 #ifdef CONFIG_PCI_66M
421 #define CONFIG_83XX_CLKIN       66666666        /* in Hz */
422 #else
423 #define CONFIG_83XX_CLKIN       33333333        /* in Hz */
424 #endif
425
426 /* TSEC */
427
428 #ifdef CONFIG_TSEC_ENET
429
430 #define CONFIG_MII
431 #define CONFIG_PHY_GIGE         /* In case CONFIG_CMD_MII is specified */
432
433 #define CONFIG_TSEC1
434
435 #ifdef CONFIG_TSEC1
436 #define CONFIG_HAS_ETH0
437 #define CONFIG_TSEC1_NAME  "TSEC0"
438 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
439 #define TSEC1_PHY_ADDR          0x1c    /* VSC8201 uses address 0x1c */
440 #define TSEC1_PHYIDX            0
441 #define TSEC1_FLAGS             TSEC_GIGABIT
442 #endif
443
444 #ifdef CONFIG_TSEC2
445 #define CONFIG_HAS_ETH1
446 #define CONFIG_TSEC2_NAME  "TSEC1"
447 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
448
449 #define TSEC2_PHY_ADDR          4
450 #define TSEC2_PHYIDX            0
451 #define TSEC2_FLAGS             TSEC_GIGABIT
452 #endif
453
454 #define CONFIG_ETHPRIME         "Freescale TSEC"
455
456 #endif
457
458 /*
459  * Environment
460  */
461 #define CONFIG_ENV_OVERWRITE
462
463 #ifndef CONFIG_SYS_RAMBOOT
464   #define CONFIG_ENV_IS_IN_FLASH
465   #define CONFIG_ENV_ADDR       \
466                         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
467   #define CONFIG_ENV_SECT_SIZE  0x10000 /* 64K (one sector) for environment */
468   #define CONFIG_ENV_SIZE       0x2000
469 #else
470   #define CONFIG_SYS_NO_FLASH   /* Flash is not usable now */
471   #undef  CONFIG_FLASH_CFI_DRIVER
472   #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
473   #define CONFIG_ENV_ADDR       (CONFIG_SYS_MONITOR_BASE - 0x1000)
474   #define CONFIG_ENV_SIZE       0x2000
475 #endif
476
477 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
478 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
479
480 /*
481  * BOOTP options
482  */
483 #define CONFIG_BOOTP_BOOTFILESIZE
484 #define CONFIG_BOOTP_BOOTPATH
485 #define CONFIG_BOOTP_GATEWAY
486 #define CONFIG_BOOTP_HOSTNAME
487
488
489 /*
490  * Command line configuration.
491  */
492 #define CONFIG_CMD_CACHE
493 #define CONFIG_CMD_DATE
494 #define CONFIG_CMD_IRQ
495 #define CONFIG_CMD_PING
496 #define CONFIG_CMD_DHCP
497 #define CONFIG_CMD_SDRAM
498
499 #if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
500                                 || defined(CONFIG_USB_STORAGE)
501         #define CONFIG_DOS_PARTITION
502         #define CONFIG_CMD_FAT
503         #define CONFIG_SUPPORT_VFAT
504 #endif
505
506 #ifdef CONFIG_COMPACT_FLASH
507         #define CONFIG_CMD_IDE
508 #endif
509
510 #ifdef CONFIG_SATA_SIL3114
511         #define CONFIG_CMD_SATA
512 #endif
513
514 #if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
515         #define CONFIG_CMD_EXT2
516 #endif
517
518 #ifdef CONFIG_PCI
519         #define CONFIG_CMD_PCI
520 #endif
521
522 #ifdef CONFIG_SYS_I2C
523         #define CONFIG_CMD_I2C
524 #endif
525
526 /* Watchdog */
527 #undef CONFIG_WATCHDOG          /* watchdog disabled */
528
529 /*
530  * Miscellaneous configurable options
531  */
532 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
533 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
534 #define CONFIG_AUTO_COMPLETE            /* add autocompletion support */
535 #define CONFIG_SYS_HUSH_PARSER          /* Use the HUSH parser */
536
537 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
538 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
539
540 #if defined(CONFIG_CMD_KGDB)
541         #define CONFIG_SYS_CBSIZE       1024    /* Console I/O Buffer Size */
542 #else
543         #define CONFIG_SYS_CBSIZE       256     /* Console I/O Buffer Size */
544 #endif
545
546                                 /* Print Buffer Size */
547 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
548 #define CONFIG_SYS_MAXARGS      16      /* max number of command args */
549                                 /* Boot Argument Buffer Size */
550 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
551
552 /*
553  * For booting Linux, the board info and command line data
554  * have to be in the first 256 MB of memory, since this is
555  * the maximum mapped by the Linux kernel during initialization.
556  */
557                                 /* Initial Memory map for Linux*/
558 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20)
559
560 #define CONFIG_SYS_HRCW_LOW (\
561         HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
562         HRCWL_DDR_TO_SCB_CLK_1X1 |\
563         HRCWL_CSB_TO_CLKIN_4X1 |\
564         HRCWL_VCO_1X2 |\
565         HRCWL_CORE_TO_CSB_2X1)
566
567 #ifdef CONFIG_SYS_LOWBOOT
568 #define CONFIG_SYS_HRCW_HIGH (\
569         HRCWH_PCI_HOST |\
570         HRCWH_32_BIT_PCI |\
571         HRCWH_PCI1_ARBITER_ENABLE |\
572         HRCWH_PCI2_ARBITER_ENABLE |\
573         HRCWH_CORE_ENABLE |\
574         HRCWH_FROM_0X00000100 |\
575         HRCWH_BOOTSEQ_DISABLE |\
576         HRCWH_SW_WATCHDOG_DISABLE |\
577         HRCWH_ROM_LOC_LOCAL_16BIT |\
578         HRCWH_TSEC1M_IN_GMII |\
579         HRCWH_TSEC2M_IN_GMII)
580 #else
581 #define CONFIG_SYS_HRCW_HIGH (\
582         HRCWH_PCI_HOST |\
583         HRCWH_32_BIT_PCI |\
584         HRCWH_PCI1_ARBITER_ENABLE |\
585         HRCWH_PCI2_ARBITER_ENABLE |\
586         HRCWH_CORE_ENABLE |\
587         HRCWH_FROM_0XFFF00100 |\
588         HRCWH_BOOTSEQ_DISABLE |\
589         HRCWH_SW_WATCHDOG_DISABLE |\
590         HRCWH_ROM_LOC_LOCAL_16BIT |\
591         HRCWH_TSEC1M_IN_GMII |\
592         HRCWH_TSEC2M_IN_GMII)
593 #endif
594
595 /*
596  * System performance
597  */
598 #define CONFIG_SYS_ACR_PIPE_DEP 3       /* Arbiter pipeline depth (0-3) */
599 #define CONFIG_SYS_ACR_RPTCNT   3       /* Arbiter repeat count (0-7) */
600 #define CONFIG_SYS_SPCR_TSEC1EP 3       /* TSEC1 emergency priority (0-3) */
601 #define CONFIG_SYS_SPCR_TSEC2EP 3       /* TSEC2 emergency priority (0-3) */
602 #define CONFIG_SYS_SCCR_TSEC1CM 1       /* TSEC1 clock mode (0-3) */
603 #define CONFIG_SYS_SCCR_TSEC2CM 1       /* TSEC2 & I2C0 clock mode (0-3) */
604 #define CONFIG_SYS_SCCR_USBMPHCM 3      /* USB MPH controller's clock */
605 #define CONFIG_SYS_SCCR_USBDRCM 0       /* USB DR controller's clock */
606
607 /*
608  * System IO Config
609  */
610 /* Needed for gigabit to work on TSEC 1 */
611 #define CONFIG_SYS_SICRH SICRH_TSOBI1
612                                 /* USB DR as device + USB MPH as host */
613 #define CONFIG_SYS_SICRL        (SICRL_LDP_A | SICRL_USB1)
614
615 #define CONFIG_SYS_HID0_INIT    0x00000000
616 #define CONFIG_SYS_HID0_FINAL   HID0_ENABLE_INSTRUCTION_CACHE
617
618 #define CONFIG_SYS_HID2 HID2_HBE
619 #define CONFIG_HIGH_BATS        1       /* High BATs supported */
620
621 /* DDR  */
622 #define CONFIG_SYS_IBAT0L       (CONFIG_SYS_SDRAM_BASE \
623                                 | BATL_PP_RW \
624                                 | BATL_MEMCOHERENCE)
625 #define CONFIG_SYS_IBAT0U       (CONFIG_SYS_SDRAM_BASE \
626                                 | BATU_BL_256M \
627                                 | BATU_VS \
628                                 | BATU_VP)
629
630 /* PCI  */
631 #ifdef CONFIG_PCI
632 #define CONFIG_SYS_IBAT1L       (CONFIG_SYS_PCI1_MEM_BASE \
633                                 | BATL_PP_RW \
634                                 | BATL_MEMCOHERENCE)
635 #define CONFIG_SYS_IBAT1U       (CONFIG_SYS_PCI1_MEM_BASE \
636                                 | BATU_BL_256M \
637                                 | BATU_VS \
638                                 | BATU_VP)
639 #define CONFIG_SYS_IBAT2L       (CONFIG_SYS_PCI1_MMIO_BASE \
640                                 | BATL_PP_RW \
641                                 | BATL_CACHEINHIBIT \
642                                 | BATL_GUARDEDSTORAGE)
643 #define CONFIG_SYS_IBAT2U       (CONFIG_SYS_PCI1_MMIO_BASE \
644                                 | BATU_BL_256M \
645                                 | BATU_VS \
646                                 | BATU_VP)
647 #else
648 #define CONFIG_SYS_IBAT1L       0
649 #define CONFIG_SYS_IBAT1U       0
650 #define CONFIG_SYS_IBAT2L       0
651 #define CONFIG_SYS_IBAT2U       0
652 #endif
653
654 #ifdef CONFIG_MPC83XX_PCI2
655 #define CONFIG_SYS_IBAT3L       (CONFIG_SYS_PCI2_MEM_BASE \
656                                 | BATL_PP_RW \
657                                 | BATL_MEMCOHERENCE)
658 #define CONFIG_SYS_IBAT3U       (CONFIG_SYS_PCI2_MEM_BASE \
659                                 | BATU_BL_256M \
660                                 | BATU_VS \
661                                 | BATU_VP)
662 #define CONFIG_SYS_IBAT4L       (CONFIG_SYS_PCI2_MMIO_BASE \
663                                 | BATL_PP_RW \
664                                 | BATL_CACHEINHIBIT \
665                                 | BATL_GUARDEDSTORAGE)
666 #define CONFIG_SYS_IBAT4U       (CONFIG_SYS_PCI2_MMIO_BASE \
667                                 | BATU_BL_256M \
668                                 | BATU_VS \
669                                 | BATU_VP)
670 #else
671 #define CONFIG_SYS_IBAT3L       0
672 #define CONFIG_SYS_IBAT3U       0
673 #define CONFIG_SYS_IBAT4L       0
674 #define CONFIG_SYS_IBAT4U       0
675 #endif
676
677 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
678 #define CONFIG_SYS_IBAT5L       (CONFIG_SYS_IMMR \
679                                 | BATL_PP_RW \
680                                 | BATL_CACHEINHIBIT \
681                                 | BATL_GUARDEDSTORAGE)
682 #define CONFIG_SYS_IBAT5U       (CONFIG_SYS_IMMR \
683                                 | BATU_BL_256M \
684                                 | BATU_VS \
685                                 | BATU_VP)
686
687 /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
688 #define CONFIG_SYS_IBAT6L       (0xF0000000 \
689                                 | BATL_PP_RW \
690                                 | BATL_MEMCOHERENCE \
691                                 | BATL_GUARDEDSTORAGE)
692 #define CONFIG_SYS_IBAT6U       (0xF0000000 \
693                                 | BATU_BL_256M \
694                                 | BATU_VS \
695                                 | BATU_VP)
696
697 #define CONFIG_SYS_IBAT7L       0
698 #define CONFIG_SYS_IBAT7U       0
699
700 #define CONFIG_SYS_DBAT0L       CONFIG_SYS_IBAT0L
701 #define CONFIG_SYS_DBAT0U       CONFIG_SYS_IBAT0U
702 #define CONFIG_SYS_DBAT1L       CONFIG_SYS_IBAT1L
703 #define CONFIG_SYS_DBAT1U       CONFIG_SYS_IBAT1U
704 #define CONFIG_SYS_DBAT2L       CONFIG_SYS_IBAT2L
705 #define CONFIG_SYS_DBAT2U       CONFIG_SYS_IBAT2U
706 #define CONFIG_SYS_DBAT3L       CONFIG_SYS_IBAT3L
707 #define CONFIG_SYS_DBAT3U       CONFIG_SYS_IBAT3U
708 #define CONFIG_SYS_DBAT4L       CONFIG_SYS_IBAT4L
709 #define CONFIG_SYS_DBAT4U       CONFIG_SYS_IBAT4U
710 #define CONFIG_SYS_DBAT5L       CONFIG_SYS_IBAT5L
711 #define CONFIG_SYS_DBAT5U       CONFIG_SYS_IBAT5U
712 #define CONFIG_SYS_DBAT6L       CONFIG_SYS_IBAT6L
713 #define CONFIG_SYS_DBAT6U       CONFIG_SYS_IBAT6U
714 #define CONFIG_SYS_DBAT7L       CONFIG_SYS_IBAT7L
715 #define CONFIG_SYS_DBAT7U       CONFIG_SYS_IBAT7U
716
717 #if defined(CONFIG_CMD_KGDB)
718 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
719 #endif
720
721
722 /*
723  * Environment Configuration
724  */
725 #define CONFIG_ENV_OVERWRITE
726
727 #define CONFIG_NETDEV           "eth0"
728
729 #ifdef CONFIG_MPC8349ITX
730 #define CONFIG_HOSTNAME         "mpc8349emitx"
731 #else
732 #define CONFIG_HOSTNAME         "mpc8349emitxgp"
733 #endif
734
735 /* Default path and filenames */
736 #define CONFIG_ROOTPATH         "/nfsroot/rootfs"
737 #define CONFIG_BOOTFILE         "uImage"
738                                 /* U-Boot image on TFTP server */
739 #define CONFIG_UBOOTPATH        "u-boot.bin"
740
741 #ifdef CONFIG_MPC8349ITX
742 #define CONFIG_FDTFILE          "mpc8349emitx.dtb"
743 #else
744 #define CONFIG_FDTFILE          "mpc8349emitxgp.dtb"
745 #endif
746
747 #define CONFIG_BOOTDELAY        6
748
749 #define CONFIG_BOOTARGS \
750         "root=/dev/nfs rw" \
751         " nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH    \
752         " ip=" __stringify(CONFIG_IPADDR) ":"           \
753                 __stringify(CONFIG_SERVERIP) ":"        \
754                 __stringify(CONFIG_GATEWAYIP) ":"       \
755                 __stringify(CONFIG_NETMASK) ":"         \
756                 CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off"                \
757         " console=" __stringify(CONFIG_CONSOLE) "," __stringify(CONFIG_BAUDRATE)
758
759 #define CONFIG_EXTRA_ENV_SETTINGS \
760         "console=" __stringify(CONFIG_CONSOLE) "\0"                     \
761         "netdev=" CONFIG_NETDEV "\0"                                    \
762         "uboot=" CONFIG_UBOOTPATH "\0"                                  \
763         "tftpflash=tftpboot $loadaddr $uboot; "                         \
764                 "protect off " __stringify(CONFIG_SYS_TEXT_BASE)        \
765                         " +$filesize; " \
766                 "erase " __stringify(CONFIG_SYS_TEXT_BASE)              \
767                         " +$filesize; " \
768                 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)     \
769                         " $filesize; "  \
770                 "protect on " __stringify(CONFIG_SYS_TEXT_BASE)         \
771                         " +$filesize; " \
772                 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)    \
773                         " $filesize\0"  \
774         "fdtaddr=780000\0"                                              \
775         "fdtfile=" CONFIG_FDTFILE "\0"
776
777 #define CONFIG_NFSBOOTCOMMAND                                           \
778         "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath"  \
779         " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
780         " console=$console,$baudrate $othbootargs; "                    \
781         "tftp $loadaddr $bootfile;"                                     \
782         "tftp $fdtaddr $fdtfile;"                                       \
783         "bootm $loadaddr - $fdtaddr"
784
785 #define CONFIG_RAMBOOTCOMMAND                                           \
786         "setenv bootargs root=/dev/ram rw"                              \
787         " console=$console,$baudrate $othbootargs; "                    \
788         "tftp $ramdiskaddr $ramdiskfile;"                               \
789         "tftp $loadaddr $bootfile;"                                     \
790         "tftp $fdtaddr $fdtfile;"                                       \
791         "bootm $loadaddr $ramdiskaddr $fdtaddr"
792
793 #endif