Merge git://git.denx.de/u-boot-mpc83xx
[platform/kernel/u-boot.git] / include / configs / MPC832XEMDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2006 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __CONFIG_H
7 #define __CONFIG_H
8
9 /*
10  * High Level Configuration Options
11  */
12 #define CONFIG_E300             1       /* E300 family */
13 #define CONFIG_QE               1       /* Has QE */
14
15 /*
16  * System IO Config
17  */
18 #define CONFIG_SYS_SICRL                0x00000000
19
20 /*
21  * DDR Setup
22  */
23 #define CONFIG_SYS_SDRAM_BASE   0x00000000      /* DDR is system memory */
24 #define CONFIG_SYS_DDRCDR       0x73000002      /* DDR II voltage is 1.8V */
25
26 #undef CONFIG_SPD_EEPROM
27 #if defined(CONFIG_SPD_EEPROM)
28 /* Determine DDR configuration from I2C interface
29  */
30 #define SPD_EEPROM_ADDRESS      0x51    /* DDR SODIMM */
31 #else
32 /* Manually set up DDR parameters
33  */
34 #define CONFIG_SYS_DDR_SIZE             128     /* MB */
35 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
36                                         | CSCONFIG_AP \
37                                         | CSCONFIG_ODT_WR_CFG \
38                                         | CSCONFIG_ROW_BIT_13 \
39                                         | CSCONFIG_COL_BIT_10)
40                                         /* 0x80840102 */
41 #define CONFIG_SYS_DDR_TIMING_0         ((0 << TIMING_CFG0_RWT_SHIFT) \
42                                         | (0 << TIMING_CFG0_WRT_SHIFT) \
43                                         | (0 << TIMING_CFG0_RRT_SHIFT) \
44                                         | (0 << TIMING_CFG0_WWT_SHIFT) \
45                                         | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
46                                         | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
47                                         | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
48                                         | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
49                                         /* 0x00220802 */
50 #define CONFIG_SYS_DDR_TIMING_1         ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
51                                         | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
52                                         | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
53                                         | (5 << TIMING_CFG1_CASLAT_SHIFT) \
54                                         | (13 << TIMING_CFG1_REFREC_SHIFT) \
55                                         | (3 << TIMING_CFG1_WRREC_SHIFT) \
56                                         | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
57                                         | (2 << TIMING_CFG1_WRTORD_SHIFT))
58                                         /* 0x3935D322 */
59 #define CONFIG_SYS_DDR_TIMING_2         ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
60                                 | (31 << TIMING_CFG2_CPO_SHIFT) \
61                                 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
62                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
63                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
64                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
65                                 | (10 << TIMING_CFG2_FOUR_ACT_SHIFT))
66                                 /* 0x0F9048CA */
67 #define CONFIG_SYS_DDR_TIMING_3         0x00000000
68 #define CONFIG_SYS_DDR_CLK_CNTL         DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
69                                         /* 0x02000000 */
70 #define CONFIG_SYS_DDR_MODE             ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
71                                         | (0x0232 << SDRAM_MODE_SD_SHIFT))
72                                         /* 0x44400232 */
73 #define CONFIG_SYS_DDR_MODE2            0x8000c000
74 #define CONFIG_SYS_DDR_INTERVAL         ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
75                                         | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
76                                         /* 0x03200064 */
77 #define CONFIG_SYS_DDR_CS0_BNDS         0x00000007
78 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
79                                         | SDRAM_CFG_SDRAM_TYPE_DDR2 \
80                                         | SDRAM_CFG_32_BE)
81                                         /* 0x43080000 */
82 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000
83 #endif
84
85 /*
86  * Memory test
87  */
88 #undef CONFIG_SYS_DRAM_TEST             /* memory test, takes time */
89 #define CONFIG_SYS_MEMTEST_START        0x00000000      /* memtest region */
90 #define CONFIG_SYS_MEMTEST_END          0x00100000
91
92 /*
93  * The reserved memory
94  */
95 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
96
97 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
98 #define CONFIG_SYS_RAMBOOT
99 #else
100 #undef  CONFIG_SYS_RAMBOOT
101 #endif
102
103 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
104 #define CONFIG_SYS_MONITOR_LEN  (512 * 1024)    /* Reserve 512 kB for Mon */
105 #define CONFIG_SYS_MALLOC_LEN   (256 * 1024)    /* Reserved for malloc */
106
107 /*
108  * Initial RAM Base Address Setup
109  */
110 #define CONFIG_SYS_INIT_RAM_LOCK        1
111 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000      /* Initial RAM addr */
112 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in RAM */
113 #define CONFIG_SYS_GBL_DATA_OFFSET      \
114                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
115
116 /*
117  * FLASH on the Local Bus
118  */
119 #define CONFIG_SYS_FLASH_BASE   0xFE000000      /* FLASH base address */
120 #define CONFIG_SYS_FLASH_SIZE   16      /* FLASH size is 16M */
121
122
123 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
124 #define CONFIG_SYS_MAX_FLASH_SECT       128     /* sectors per device */
125
126 #undef CONFIG_SYS_FLASH_CHECKSUM
127
128 /*
129  * BCSR on the Local Bus
130  */
131 #define CONFIG_SYS_BCSR                 0xF8000000
132                                         /* Access window base at BCSR base */
133
134
135 /*
136  * Windows to access PIB via local bus
137  */
138                                         /* PIB window base 0xF8008000 */
139 #define CONFIG_SYS_PIB_BASE             0xF8008000
140 #define CONFIG_SYS_PIB_WINDOW_SIZE      (32 * 1024)
141
142 /*
143  * CS2 on Local Bus, to PIB
144  */
145
146
147 /*
148  * CS3 on Local Bus, to PIB
149  */
150
151
152 /*
153  * Serial Port
154  */
155 #define CONFIG_SYS_NS16550_SERIAL
156 #define CONFIG_SYS_NS16550_REG_SIZE     1
157 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
158
159 #define CONFIG_SYS_BAUDRATE_TABLE  \
160                 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
161
162 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
163 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
164
165 /* I2C */
166 #define CONFIG_SYS_I2C
167 #define CONFIG_SYS_I2C_FSL
168 #define CONFIG_SYS_FSL_I2C_SPEED        400000
169 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
170 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
171 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x51} }
172
173 /*
174  * Config on-board RTC
175  */
176 #define CONFIG_RTC_DS1374               /* use ds1374 rtc via i2c */
177 #define CONFIG_SYS_I2C_RTC_ADDR 0x68    /* at address 0x68 */
178
179 /*
180  * General PCI
181  * Addresses are mapped 1-1.
182  */
183 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
184 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
185 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000      /* 256M */
186 #define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
187 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
188 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000      /* 256M */
189 #define CONFIG_SYS_PCI1_IO_BASE         0x00000000
190 #define CONFIG_SYS_PCI1_IO_PHYS         0xE0300000
191 #define CONFIG_SYS_PCI1_IO_SIZE         0x100000        /* 1M */
192
193 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL    CONFIG_SYS_SDRAM_BASE
194 #define CONFIG_SYS_PCI_SLV_MEM_BUS      0x00000000
195 #define CONFIG_SYS_PCI_SLV_MEM_SIZE     0x80000000
196
197 #ifdef CONFIG_PCI
198 #define CONFIG_PCI_INDIRECT_BRIDGE
199
200 #define CONFIG_83XX_PCI_STREAMING
201
202 #undef CONFIG_EEPRO100
203 #undef CONFIG_PCI_SCAN_SHOW     /* show pci devices on startup */
204 #define CONFIG_SYS_PCI_SUBSYS_VENDORID  0x1957  /* Freescale */
205
206 #endif  /* CONFIG_PCI */
207
208 /*
209  * QE UEC ethernet configuration
210  */
211 #define CONFIG_UEC_ETH
212 #define CONFIG_ETHPRIME         "UEC0"
213
214 #define CONFIG_UEC_ETH1         /* ETH3 */
215
216 #ifdef CONFIG_UEC_ETH1
217 #define CONFIG_SYS_UEC1_UCC_NUM 2       /* UCC3 */
218 #define CONFIG_SYS_UEC1_RX_CLK          QE_CLK9
219 #define CONFIG_SYS_UEC1_TX_CLK          QE_CLK10
220 #define CONFIG_SYS_UEC1_ETH_TYPE        FAST_ETH
221 #define CONFIG_SYS_UEC1_PHY_ADDR        3
222 #define CONFIG_SYS_UEC1_INTERFACE_TYPE  PHY_INTERFACE_MODE_MII
223 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
224 #endif
225
226 #define CONFIG_UEC_ETH2         /* ETH4 */
227
228 #ifdef CONFIG_UEC_ETH2
229 #define CONFIG_SYS_UEC2_UCC_NUM 3       /* UCC4 */
230 #define CONFIG_SYS_UEC2_RX_CLK          QE_CLK7
231 #define CONFIG_SYS_UEC2_TX_CLK          QE_CLK8
232 #define CONFIG_SYS_UEC2_ETH_TYPE        FAST_ETH
233 #define CONFIG_SYS_UEC2_PHY_ADDR        4
234 #define CONFIG_SYS_UEC2_INTERFACE_TYPE  PHY_INTERFACE_MODE_MII
235 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
236 #endif
237
238 /*
239  * Environment
240  */
241 #ifndef CONFIG_SYS_RAMBOOT
242         #define CONFIG_ENV_ADDR         \
243                         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
244         #define CONFIG_ENV_SECT_SIZE    0x20000
245         #define CONFIG_ENV_SIZE         0x2000
246 #else
247         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
248         #define CONFIG_ENV_SIZE         0x2000
249 #endif
250
251 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
252 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
253
254 /*
255  * BOOTP options
256  */
257 #define CONFIG_BOOTP_BOOTFILESIZE
258
259 /*
260  * Command line configuration.
261  */
262
263 #undef CONFIG_WATCHDOG          /* watchdog disabled */
264
265 /*
266  * Miscellaneous configurable options
267  */
268 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
269
270 /*
271  * For booting Linux, the board info and command line data
272  * have to be in the first 256 MB of memory, since this is
273  * the maximum mapped by the Linux kernel during initialization.
274  */
275                                         /* Initial Memory map for Linux */
276 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
277 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
278
279 #if defined(CONFIG_CMD_KGDB)
280 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
281 #endif
282
283 /*
284  * Environment Configuration
285  */ #define CONFIG_ENV_OVERWRITE
286
287 #if defined(CONFIG_UEC_ETH)
288 #define CONFIG_HAS_ETH0
289 #define CONFIG_HAS_ETH1
290 #endif
291
292 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
293
294 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
295         "netdev=eth0\0"                                                 \
296         "consoledev=ttyS0\0"                                            \
297         "ramdiskaddr=1000000\0"                                         \
298         "ramdiskfile=ramfs.83xx\0"                                      \
299         "fdtaddr=780000\0"                                              \
300         "fdtfile=mpc832x_mds.dtb\0"                                     \
301         ""
302
303 #define CONFIG_NFSBOOTCOMMAND                                           \
304         "setenv bootargs root=/dev/nfs rw "                             \
305                 "nfsroot=$serverip:$rootpath "                          \
306                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"   \
307                                                         "$netdev:off "  \
308                 "console=$consoledev,$baudrate $othbootargs;"           \
309         "tftp $loadaddr $bootfile;"                                     \
310         "tftp $fdtaddr $fdtfile;"                                       \
311         "bootm $loadaddr - $fdtaddr"
312
313 #define CONFIG_RAMBOOTCOMMAND                                           \
314         "setenv bootargs root=/dev/ram rw "                             \
315                 "console=$consoledev,$baudrate $othbootargs;"           \
316         "tftp $ramdiskaddr $ramdiskfile;"                               \
317         "tftp $loadaddr $bootfile;"                                     \
318         "tftp $fdtaddr $fdtfile;"                                       \
319         "bootm $loadaddr $ramdiskaddr $fdtaddr"
320
321 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
322
323 #endif  /* __CONFIG_H */