mpc83xx: Get rid of CONFIG_SYS_DDR_BASE
[platform/kernel/u-boot.git] / include / configs / MPC832XEMDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2006 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __CONFIG_H
7 #define __CONFIG_H
8
9 /*
10  * High Level Configuration Options
11  */
12 #define CONFIG_E300             1       /* E300 family */
13 #define CONFIG_QE               1       /* Has QE */
14
15 /*
16  * System IO Config
17  */
18 #define CONFIG_SYS_SICRL                0x00000000
19
20 /*
21  * DDR Setup
22  */
23 #define CONFIG_SYS_SDRAM_BASE   0x00000000      /* DDR is system memory */
24 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_SDRAM_BASE
25 #define CONFIG_SYS_DDRCDR       0x73000002      /* DDR II voltage is 1.8V */
26
27 #undef CONFIG_SPD_EEPROM
28 #if defined(CONFIG_SPD_EEPROM)
29 /* Determine DDR configuration from I2C interface
30  */
31 #define SPD_EEPROM_ADDRESS      0x51    /* DDR SODIMM */
32 #else
33 /* Manually set up DDR parameters
34  */
35 #define CONFIG_SYS_DDR_SIZE             128     /* MB */
36 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
37                                         | CSCONFIG_AP \
38                                         | CSCONFIG_ODT_WR_CFG \
39                                         | CSCONFIG_ROW_BIT_13 \
40                                         | CSCONFIG_COL_BIT_10)
41                                         /* 0x80840102 */
42 #define CONFIG_SYS_DDR_TIMING_0         ((0 << TIMING_CFG0_RWT_SHIFT) \
43                                         | (0 << TIMING_CFG0_WRT_SHIFT) \
44                                         | (0 << TIMING_CFG0_RRT_SHIFT) \
45                                         | (0 << TIMING_CFG0_WWT_SHIFT) \
46                                         | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
47                                         | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
48                                         | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
49                                         | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
50                                         /* 0x00220802 */
51 #define CONFIG_SYS_DDR_TIMING_1         ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
52                                         | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
53                                         | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
54                                         | (5 << TIMING_CFG1_CASLAT_SHIFT) \
55                                         | (13 << TIMING_CFG1_REFREC_SHIFT) \
56                                         | (3 << TIMING_CFG1_WRREC_SHIFT) \
57                                         | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
58                                         | (2 << TIMING_CFG1_WRTORD_SHIFT))
59                                         /* 0x3935D322 */
60 #define CONFIG_SYS_DDR_TIMING_2         ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
61                                 | (31 << TIMING_CFG2_CPO_SHIFT) \
62                                 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
63                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
64                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
65                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
66                                 | (10 << TIMING_CFG2_FOUR_ACT_SHIFT))
67                                 /* 0x0F9048CA */
68 #define CONFIG_SYS_DDR_TIMING_3         0x00000000
69 #define CONFIG_SYS_DDR_CLK_CNTL         DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
70                                         /* 0x02000000 */
71 #define CONFIG_SYS_DDR_MODE             ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
72                                         | (0x0232 << SDRAM_MODE_SD_SHIFT))
73                                         /* 0x44400232 */
74 #define CONFIG_SYS_DDR_MODE2            0x8000c000
75 #define CONFIG_SYS_DDR_INTERVAL         ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
76                                         | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
77                                         /* 0x03200064 */
78 #define CONFIG_SYS_DDR_CS0_BNDS         0x00000007
79 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
80                                         | SDRAM_CFG_SDRAM_TYPE_DDR2 \
81                                         | SDRAM_CFG_32_BE)
82                                         /* 0x43080000 */
83 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000
84 #endif
85
86 /*
87  * Memory test
88  */
89 #undef CONFIG_SYS_DRAM_TEST             /* memory test, takes time */
90 #define CONFIG_SYS_MEMTEST_START        0x00000000      /* memtest region */
91 #define CONFIG_SYS_MEMTEST_END          0x00100000
92
93 /*
94  * The reserved memory
95  */
96 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
97
98 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
99 #define CONFIG_SYS_RAMBOOT
100 #else
101 #undef  CONFIG_SYS_RAMBOOT
102 #endif
103
104 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
105 #define CONFIG_SYS_MONITOR_LEN  (512 * 1024)    /* Reserve 512 kB for Mon */
106 #define CONFIG_SYS_MALLOC_LEN   (256 * 1024)    /* Reserved for malloc */
107
108 /*
109  * Initial RAM Base Address Setup
110  */
111 #define CONFIG_SYS_INIT_RAM_LOCK        1
112 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000      /* Initial RAM addr */
113 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in RAM */
114 #define CONFIG_SYS_GBL_DATA_OFFSET      \
115                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
116
117 /*
118  * Local Bus Configuration & Clock Setup
119  */
120 #define CONFIG_SYS_LBC_LBCR             0x00000000
121
122 /*
123  * FLASH on the Local Bus
124  */
125 #define CONFIG_SYS_FLASH_BASE   0xFE000000      /* FLASH base address */
126 #define CONFIG_SYS_FLASH_SIZE   16      /* FLASH size is 16M */
127
128
129 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
130 #define CONFIG_SYS_MAX_FLASH_SECT       128     /* sectors per device */
131
132 #undef CONFIG_SYS_FLASH_CHECKSUM
133
134 /*
135  * BCSR on the Local Bus
136  */
137 #define CONFIG_SYS_BCSR                 0xF8000000
138                                         /* Access window base at BCSR base */
139
140
141 /*
142  * Windows to access PIB via local bus
143  */
144                                         /* PIB window base 0xF8008000 */
145 #define CONFIG_SYS_PIB_BASE             0xF8008000
146 #define CONFIG_SYS_PIB_WINDOW_SIZE      (32 * 1024)
147
148 /*
149  * CS2 on Local Bus, to PIB
150  */
151
152
153 /*
154  * CS3 on Local Bus, to PIB
155  */
156
157
158 /*
159  * Serial Port
160  */
161 #define CONFIG_SYS_NS16550_SERIAL
162 #define CONFIG_SYS_NS16550_REG_SIZE     1
163 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
164
165 #define CONFIG_SYS_BAUDRATE_TABLE  \
166                 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
167
168 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
169 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
170
171 /* I2C */
172 #define CONFIG_SYS_I2C
173 #define CONFIG_SYS_I2C_FSL
174 #define CONFIG_SYS_FSL_I2C_SPEED        400000
175 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
176 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
177 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x51} }
178
179 /*
180  * Config on-board RTC
181  */
182 #define CONFIG_RTC_DS1374               /* use ds1374 rtc via i2c */
183 #define CONFIG_SYS_I2C_RTC_ADDR 0x68    /* at address 0x68 */
184
185 /*
186  * General PCI
187  * Addresses are mapped 1-1.
188  */
189 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
190 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
191 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000      /* 256M */
192 #define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
193 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
194 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000      /* 256M */
195 #define CONFIG_SYS_PCI1_IO_BASE         0x00000000
196 #define CONFIG_SYS_PCI1_IO_PHYS         0xE0300000
197 #define CONFIG_SYS_PCI1_IO_SIZE         0x100000        /* 1M */
198
199 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL    CONFIG_SYS_SDRAM_BASE
200 #define CONFIG_SYS_PCI_SLV_MEM_BUS      0x00000000
201 #define CONFIG_SYS_PCI_SLV_MEM_SIZE     0x80000000
202
203 #ifdef CONFIG_PCI
204 #define CONFIG_PCI_INDIRECT_BRIDGE
205
206 #define CONFIG_83XX_PCI_STREAMING
207
208 #undef CONFIG_EEPRO100
209 #undef CONFIG_PCI_SCAN_SHOW     /* show pci devices on startup */
210 #define CONFIG_SYS_PCI_SUBSYS_VENDORID  0x1957  /* Freescale */
211
212 #endif  /* CONFIG_PCI */
213
214 /*
215  * QE UEC ethernet configuration
216  */
217 #define CONFIG_UEC_ETH
218 #define CONFIG_ETHPRIME         "UEC0"
219
220 #define CONFIG_UEC_ETH1         /* ETH3 */
221
222 #ifdef CONFIG_UEC_ETH1
223 #define CONFIG_SYS_UEC1_UCC_NUM 2       /* UCC3 */
224 #define CONFIG_SYS_UEC1_RX_CLK          QE_CLK9
225 #define CONFIG_SYS_UEC1_TX_CLK          QE_CLK10
226 #define CONFIG_SYS_UEC1_ETH_TYPE        FAST_ETH
227 #define CONFIG_SYS_UEC1_PHY_ADDR        3
228 #define CONFIG_SYS_UEC1_INTERFACE_TYPE  PHY_INTERFACE_MODE_MII
229 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
230 #endif
231
232 #define CONFIG_UEC_ETH2         /* ETH4 */
233
234 #ifdef CONFIG_UEC_ETH2
235 #define CONFIG_SYS_UEC2_UCC_NUM 3       /* UCC4 */
236 #define CONFIG_SYS_UEC2_RX_CLK          QE_CLK7
237 #define CONFIG_SYS_UEC2_TX_CLK          QE_CLK8
238 #define CONFIG_SYS_UEC2_ETH_TYPE        FAST_ETH
239 #define CONFIG_SYS_UEC2_PHY_ADDR        4
240 #define CONFIG_SYS_UEC2_INTERFACE_TYPE  PHY_INTERFACE_MODE_MII
241 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
242 #endif
243
244 /*
245  * Environment
246  */
247 #ifndef CONFIG_SYS_RAMBOOT
248         #define CONFIG_ENV_ADDR         \
249                         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
250         #define CONFIG_ENV_SECT_SIZE    0x20000
251         #define CONFIG_ENV_SIZE         0x2000
252 #else
253         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
254         #define CONFIG_ENV_SIZE         0x2000
255 #endif
256
257 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
258 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
259
260 /*
261  * BOOTP options
262  */
263 #define CONFIG_BOOTP_BOOTFILESIZE
264
265 /*
266  * Command line configuration.
267  */
268
269 #undef CONFIG_WATCHDOG          /* watchdog disabled */
270
271 /*
272  * Miscellaneous configurable options
273  */
274 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
275
276 /*
277  * For booting Linux, the board info and command line data
278  * have to be in the first 256 MB of memory, since this is
279  * the maximum mapped by the Linux kernel during initialization.
280  */
281                                         /* Initial Memory map for Linux */
282 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
283 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
284
285 #if defined(CONFIG_CMD_KGDB)
286 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
287 #endif
288
289 /*
290  * Environment Configuration
291  */ #define CONFIG_ENV_OVERWRITE
292
293 #if defined(CONFIG_UEC_ETH)
294 #define CONFIG_HAS_ETH0
295 #define CONFIG_HAS_ETH1
296 #endif
297
298 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
299
300 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
301         "netdev=eth0\0"                                                 \
302         "consoledev=ttyS0\0"                                            \
303         "ramdiskaddr=1000000\0"                                         \
304         "ramdiskfile=ramfs.83xx\0"                                      \
305         "fdtaddr=780000\0"                                              \
306         "fdtfile=mpc832x_mds.dtb\0"                                     \
307         ""
308
309 #define CONFIG_NFSBOOTCOMMAND                                           \
310         "setenv bootargs root=/dev/nfs rw "                             \
311                 "nfsroot=$serverip:$rootpath "                          \
312                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"   \
313                                                         "$netdev:off "  \
314                 "console=$consoledev,$baudrate $othbootargs;"           \
315         "tftp $loadaddr $bootfile;"                                     \
316         "tftp $fdtaddr $fdtfile;"                                       \
317         "bootm $loadaddr - $fdtaddr"
318
319 #define CONFIG_RAMBOOTCOMMAND                                           \
320         "setenv bootargs root=/dev/ram rw "                             \
321                 "console=$consoledev,$baudrate $othbootargs;"           \
322         "tftp $ramdiskaddr $ramdiskfile;"                               \
323         "tftp $loadaddr $bootfile;"                                     \
324         "tftp $fdtaddr $fdtfile;"                                       \
325         "bootm $loadaddr $ramdiskaddr $fdtaddr"
326
327 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
328
329 #endif  /* __CONFIG_H */