2a39ffa6c2c2ff9bfbe8a22b1e99e51c7546d34a
[platform/kernel/u-boot.git] / include / configs / MPC8313ERDB_NOR.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
4  */
5 /*
6  * mpc8313epb board configuration file
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Configuration Options
14  */
15 #define CONFIG_E300             1
16
17 #ifndef CONFIG_SYS_MONITOR_BASE
18 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
19 #endif
20
21 #define CONFIG_PCI_INDIRECT_BRIDGE
22 #define CONFIG_FSL_ELBC 1
23
24 /*
25  * On-board devices
26  *
27  * TSEC1 is VSC switch
28  * TSEC2 is SoC TSEC
29  */
30 #define CONFIG_VSC7385_ENET
31 #define CONFIG_TSEC2
32
33 #define CONFIG_SYS_MEMTEST_START        0x00001000
34 #define CONFIG_SYS_MEMTEST_END          0x07f00000
35
36 /* Early revs of this board will lock up hard when attempting
37  * to access the PMC registers, unless a JTAG debugger is
38  * connected, or some resistor modifications are made.
39  */
40 #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
41
42 /*
43  * Device configurations
44  */
45
46 /* Vitesse 7385 */
47
48 #ifdef CONFIG_VSC7385_ENET
49
50 #define CONFIG_TSEC1
51
52 /* The flash address and size of the VSC7385 firmware image */
53 #define CONFIG_VSC7385_IMAGE            0xFE7FE000
54 #define CONFIG_VSC7385_IMAGE_SIZE       8192
55
56 #endif
57
58 /*
59  * DDR Setup
60  */
61 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory*/
62 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
63 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
64
65 /*
66  * Manually set up DDR parameters, as this board does not
67  * seem to have the SPD connected to I2C.
68  */
69 #define CONFIG_SYS_DDR_SIZE     128             /* MB */
70 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
71                                 | CSCONFIG_ODT_RD_NEVER \
72                                 | CSCONFIG_ODT_WR_ONLY_CURRENT \
73                                 | CSCONFIG_ROW_BIT_13 \
74                                 | CSCONFIG_COL_BIT_10)
75                                 /* 0x80010102 */
76
77 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
78 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
79                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
80                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
81                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
82                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
83                                 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
84                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
85                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
86                                 /* 0x00220802 */
87 #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
88                                 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
89                                 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
90                                 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
91                                 | (10 << TIMING_CFG1_REFREC_SHIFT) \
92                                 | (3 << TIMING_CFG1_WRREC_SHIFT) \
93                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
94                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
95                                 /* 0x3835a322 */
96 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
97                                 | (5 << TIMING_CFG2_CPO_SHIFT) \
98                                 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
99                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
100                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
101                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
102                                 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
103                                 /* 0x129048c6 */ /* P9-45,may need tuning */
104 #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
105                                 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
106                                 /* 0x05100500 */
107 #if defined(CONFIG_DDR_2T_TIMING)
108 #define CONFIG_SYS_SDRAM_CFG    (SDRAM_CFG_SREN \
109                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
110                                 | SDRAM_CFG_DBW_32 \
111                                 | SDRAM_CFG_2T_EN)
112                                 /* 0x43088000 */
113 #else
114 #define CONFIG_SYS_SDRAM_CFG    (SDRAM_CFG_SREN \
115                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
116                                 | SDRAM_CFG_DBW_32)
117                                 /* 0x43080000 */
118 #endif
119 #define CONFIG_SYS_SDRAM_CFG2           0x00401000
120 /* set burst length to 8 for 32-bit data path */
121 #define CONFIG_SYS_DDR_MODE     ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
122                                 | (0x0632 << SDRAM_MODE_SD_SHIFT))
123                                 /* 0x44480632 */
124 #define CONFIG_SYS_DDR_MODE_2   0x8000C000
125
126 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
127                                 /*0x02000000*/
128 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
129                                 | DDRCDR_PZ_NOMZ \
130                                 | DDRCDR_NZ_NOMZ \
131                                 | DDRCDR_M_ODR)
132
133 /*
134  * FLASH on the Local Bus
135  */
136 #define CONFIG_SYS_FLASH_BASE           0xFE000000      /* start of FLASH   */
137 #define CONFIG_SYS_FLASH_SIZE           8       /* flash size in MB */
138 #define CONFIG_SYS_FLASH_PROTECTION     1       /* Use h/w Flash protection. */
139 #define CONFIG_SYS_FLASH_EMPTY_INFO             /* display empty sectors */
140
141 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
142 #define CONFIG_SYS_MAX_FLASH_SECT       135     /* sectors per device */
143
144 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
145 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
146
147 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
148         !defined(CONFIG_SPL_BUILD)
149 #define CONFIG_SYS_RAMBOOT
150 #endif
151
152 #define CONFIG_SYS_INIT_RAM_LOCK        1
153 #define CONFIG_SYS_INIT_RAM_ADDR        0xFD000000      /* Initial RAM addr */
154 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in RAM*/
155
156 #define CONFIG_SYS_GBL_DATA_OFFSET      \
157                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
158 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
159
160 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
161 #define CONFIG_SYS_MONITOR_LEN  (512 * 1024)    /* Reserve 512 kB for Mon */
162 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024)    /* Reserved for malloc */
163
164 /*
165  * Local Bus LCRR and LBCR regs
166  */
167 #define CONFIG_SYS_LBC_LBCR     (0x00040000 /* TODO */ \
168                                 | (0xFF << LBCR_BMT_SHIFT) \
169                                 | 0xF)  /* 0x0004ff0f */
170
171                                 /* LB refresh timer prescal, 266MHz/32 */
172 #define CONFIG_SYS_LBC_MRTPR    0x20000000  /*TODO */
173
174 /* drivers/mtd/nand/nand.c */
175 #define CONFIG_SYS_NAND_BASE            0xE2800000
176
177 #define CONFIG_MTD_PARTITION
178
179 #define CONFIG_SYS_MAX_NAND_DEVICE      1
180 #define CONFIG_NAND_FSL_ELBC 1
181 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
182 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
183
184 /* Still needed for spl_minimal.c */
185 #define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
186 #define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
187
188 /* local bus write LED / read status buffer (BCSR) mapping */
189 #define CONFIG_SYS_BCSR_ADDR            0xFA000000
190 #define CONFIG_SYS_BCSR_SIZE            (32 * 1024)     /* 0x00008000 */
191                                         /* map at 0xFA000000 on LCS3 */
192 /* Vitesse 7385 */
193
194 #ifdef CONFIG_VSC7385_ENET
195
196                                         /* VSC7385 Base address on LCS2 */
197 #define CONFIG_SYS_VSC7385_BASE         0xF0000000
198 #define CONFIG_SYS_VSC7385_SIZE         (128 * 1024)    /* 0x00020000 */
199
200
201 #endif
202
203 #define CONFIG_MPC83XX_GPIO 1
204
205 /*
206  * Serial Port
207  */
208 #define CONFIG_SYS_NS16550_SERIAL
209 #define CONFIG_SYS_NS16550_REG_SIZE     1
210
211 #define CONFIG_SYS_BAUDRATE_TABLE       \
212         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
213
214 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
215 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
216
217 /* I2C */
218 #define CONFIG_SYS_I2C
219 #define CONFIG_SYS_I2C_FSL
220 #define CONFIG_SYS_FSL_I2C_SPEED        400000
221 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
222 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
223 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
224 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
225 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
226 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x69} }
227
228 /*
229  * General PCI
230  * Addresses are mapped 1-1.
231  */
232 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
233 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
234 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000      /* 256M */
235 #define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
236 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
237 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000      /* 256M */
238 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
239 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
240 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000      /* 1M */
241
242 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057   /* Motorola */
243
244 /*
245  * TSEC
246  */
247
248 #define CONFIG_GMII                     /* MII PHY management */
249
250 #ifdef CONFIG_TSEC1
251 #define CONFIG_HAS_ETH0
252 #define CONFIG_TSEC1_NAME       "TSEC0"
253 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
254 #define TSEC1_PHY_ADDR          0x1c
255 #define TSEC1_FLAGS             TSEC_GIGABIT
256 #define TSEC1_PHYIDX            0
257 #endif
258
259 #ifdef CONFIG_TSEC2
260 #define CONFIG_HAS_ETH1
261 #define CONFIG_TSEC2_NAME       "TSEC1"
262 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
263 #define TSEC2_PHY_ADDR          4
264 #define TSEC2_FLAGS             TSEC_GIGABIT
265 #define TSEC2_PHYIDX            0
266 #endif
267
268 /* Options are: TSEC[0-1] */
269 #define CONFIG_ETHPRIME                 "TSEC1"
270
271 /*
272  * Configure on-board RTC
273  */
274 #define CONFIG_RTC_DS1337
275 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
276
277 /*
278  * Environment
279  */
280 #if !defined(CONFIG_SYS_RAMBOOT)
281         #define CONFIG_ENV_ADDR         \
282                         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
283         #define CONFIG_ENV_SECT_SIZE    0x10000 /* 64K(one sector) for env */
284         #define CONFIG_ENV_SIZE         0x2000
285
286 /* Address and size of Redundant Environment Sector */
287 #else
288         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
289         #define CONFIG_ENV_SIZE         0x2000
290 #endif
291
292 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
293 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
294
295 /*
296  * BOOTP options
297  */
298 #define CONFIG_BOOTP_BOOTFILESIZE
299
300 /*
301  * Command line configuration.
302  */
303
304 /*
305  * Miscellaneous configurable options
306  */
307 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
308 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
309
310                                 /* Boot Argument Buffer Size */
311 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
312
313 /*
314  * For booting Linux, the board info and command line data
315  * have to be in the first 256 MB of memory, since this is
316  * the maximum mapped by the Linux kernel during initialization.
317  */
318                                 /* Initial Memory map for Linux*/
319 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20)
320 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
321
322 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000      /* PCIHOST  */
323
324 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
325
326 /* System IO Config */
327 #define CONFIG_SYS_SICRH        (SICRH_TSOBI1 | SICRH_TSOBI2)   /* RGMII */
328                         /* Enable Internal USB Phy and GPIO on LCD Connector */
329 #define CONFIG_SYS_SICRL        (SICRL_USBDR_10 | SICRL_LBC)
330
331 /*
332  * Environment Configuration
333  */
334 #define CONFIG_ENV_OVERWRITE
335
336 #define CONFIG_NETDEV           "eth1"
337
338 #define CONFIG_HOSTNAME         "mpc8313erdb"
339 #define CONFIG_ROOTPATH         "/nfs/root/path"
340 #define CONFIG_BOOTFILE         "uImage"
341                                 /* U-Boot image on TFTP server */
342 #define CONFIG_UBOOTPATH        "u-boot.bin"
343 #define CONFIG_FDTFILE          "mpc8313erdb.dtb"
344
345                                 /* default location for tftp and bootm */
346 #define CONFIG_LOADADDR         800000
347
348 #define CONFIG_EXTRA_ENV_SETTINGS \
349         "netdev=" CONFIG_NETDEV "\0"                                    \
350         "ethprime=TSEC1\0"                                              \
351         "uboot=" CONFIG_UBOOTPATH "\0"                                  \
352         "tftpflash=tftpboot $loadaddr $uboot; "                         \
353                 "protect off " __stringify(CONFIG_SYS_TEXT_BASE)        \
354                         " +$filesize; " \
355                 "erase " __stringify(CONFIG_SYS_TEXT_BASE)              \
356                         " +$filesize; " \
357                 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)     \
358                         " $filesize; "  \
359                 "protect on " __stringify(CONFIG_SYS_TEXT_BASE)         \
360                         " +$filesize; " \
361                 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)    \
362                         " $filesize\0"  \
363         "fdtaddr=780000\0"                                              \
364         "fdtfile=" CONFIG_FDTFILE "\0"                                  \
365         "console=ttyS0\0"                                               \
366         "setbootargs=setenv bootargs "                                  \
367                 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
368         "setipargs=setenv bootargs nfsroot=$serverip:$rootpath "         \
369                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
370                                                         "$netdev:off " \
371                 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
372
373 #define CONFIG_NFSBOOTCOMMAND                                           \
374         "setenv rootdev /dev/nfs;"                                      \
375         "run setbootargs;"                                              \
376         "run setipargs;"                                                \
377         "tftp $loadaddr $bootfile;"                                     \
378         "tftp $fdtaddr $fdtfile;"                                       \
379         "bootm $loadaddr - $fdtaddr"
380
381 #define CONFIG_RAMBOOTCOMMAND                                           \
382         "setenv rootdev /dev/ram;"                                      \
383         "run setbootargs;"                                              \
384         "tftp $ramdiskaddr $ramdiskfile;"                               \
385         "tftp $loadaddr $bootfile;"                                     \
386         "tftp $fdtaddr $fdtfile;"                                       \
387         "bootm $loadaddr $ramdiskaddr $fdtaddr"
388
389 #endif  /* __CONFIG_H */