08c5b56da71daa04650e9cd745f42b3880d505c2
[platform/kernel/u-boot.git] / include / configs / MPC8313ERDB_NAND.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
4  */
5 /*
6  * mpc8313epb board configuration file
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Configuration Options
14  */
15 #define CONFIG_E300             1
16
17 #define CONFIG_SPL_INIT_MINIMAL
18 #define CONFIG_SPL_FLUSH_IMAGE
19 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
20 #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
21
22 #ifdef CONFIG_SPL_BUILD
23 #define CONFIG_NS16550_MIN_FUNCTIONS
24 #endif
25
26 #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
27 #define CONFIG_SPL_MAX_SIZE     (4 * 1024)
28 #define CONFIG_SPL_PAD_TO       0x4000
29
30 #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
31 #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
32 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
33 #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
34 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
35 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
36
37 #ifdef CONFIG_SPL_BUILD
38 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
39 #endif
40
41 #ifndef CONFIG_SYS_MONITOR_BASE
42 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
43 #endif
44
45 #define CONFIG_PCI_INDIRECT_BRIDGE
46 #define CONFIG_FSL_ELBC 1
47
48 /*
49  * On-board devices
50  *
51  * TSEC1 is VSC switch
52  * TSEC2 is SoC TSEC
53  */
54 #define CONFIG_VSC7385_ENET
55 #define CONFIG_TSEC2
56
57 #if !defined(CONFIG_SPL_BUILD)
58 #define CONFIG_DEFAULT_IMMR     CONFIG_SYS_IMMR
59 #endif
60
61 #define CONFIG_SYS_MEMTEST_START        0x00001000
62 #define CONFIG_SYS_MEMTEST_END          0x07f00000
63
64 /* Early revs of this board will lock up hard when attempting
65  * to access the PMC registers, unless a JTAG debugger is
66  * connected, or some resistor modifications are made.
67  */
68 #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
69
70 /*
71  * Device configurations
72  */
73
74 /* Vitesse 7385 */
75
76 #ifdef CONFIG_VSC7385_ENET
77
78 #define CONFIG_TSEC1
79
80 /* The flash address and size of the VSC7385 firmware image */
81 #define CONFIG_VSC7385_IMAGE            0xFE7FE000
82 #define CONFIG_VSC7385_IMAGE_SIZE       8192
83
84 #endif
85
86 /*
87  * DDR Setup
88  */
89 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory*/
90 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
91 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
92
93 /*
94  * Manually set up DDR parameters, as this board does not
95  * seem to have the SPD connected to I2C.
96  */
97 #define CONFIG_SYS_DDR_SIZE     128             /* MB */
98 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
99                                 | CSCONFIG_ODT_RD_NEVER \
100                                 | CSCONFIG_ODT_WR_ONLY_CURRENT \
101                                 | CSCONFIG_ROW_BIT_13 \
102                                 | CSCONFIG_COL_BIT_10)
103                                 /* 0x80010102 */
104
105 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
106 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
107                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
108                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
109                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
110                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
111                                 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
112                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
113                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
114                                 /* 0x00220802 */
115 #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
116                                 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
117                                 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
118                                 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
119                                 | (10 << TIMING_CFG1_REFREC_SHIFT) \
120                                 | (3 << TIMING_CFG1_WRREC_SHIFT) \
121                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
122                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
123                                 /* 0x3835a322 */
124 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
125                                 | (5 << TIMING_CFG2_CPO_SHIFT) \
126                                 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
127                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
128                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
129                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
130                                 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
131                                 /* 0x129048c6 */ /* P9-45,may need tuning */
132 #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
133                                 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
134                                 /* 0x05100500 */
135 #if defined(CONFIG_DDR_2T_TIMING)
136 #define CONFIG_SYS_SDRAM_CFG    (SDRAM_CFG_SREN \
137                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
138                                 | SDRAM_CFG_DBW_32 \
139                                 | SDRAM_CFG_2T_EN)
140                                 /* 0x43088000 */
141 #else
142 #define CONFIG_SYS_SDRAM_CFG    (SDRAM_CFG_SREN \
143                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
144                                 | SDRAM_CFG_DBW_32)
145                                 /* 0x43080000 */
146 #endif
147 #define CONFIG_SYS_SDRAM_CFG2           0x00401000
148 /* set burst length to 8 for 32-bit data path */
149 #define CONFIG_SYS_DDR_MODE     ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
150                                 | (0x0632 << SDRAM_MODE_SD_SHIFT))
151                                 /* 0x44480632 */
152 #define CONFIG_SYS_DDR_MODE_2   0x8000C000
153
154 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
155                                 /*0x02000000*/
156 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
157                                 | DDRCDR_PZ_NOMZ \
158                                 | DDRCDR_NZ_NOMZ \
159                                 | DDRCDR_M_ODR)
160
161 /*
162  * FLASH on the Local Bus
163  */
164 #define CONFIG_SYS_FLASH_BASE           0xFE000000      /* start of FLASH   */
165 #define CONFIG_SYS_FLASH_SIZE           8       /* flash size in MB */
166 #define CONFIG_SYS_FLASH_EMPTY_INFO             /* display empty sectors */
167
168 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
169 #define CONFIG_SYS_MAX_FLASH_SECT       135     /* sectors per device */
170
171 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
172 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
173
174 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
175         !defined(CONFIG_SPL_BUILD)
176 #define CONFIG_SYS_RAMBOOT
177 #endif
178
179 #define CONFIG_SYS_INIT_RAM_LOCK        1
180 #define CONFIG_SYS_INIT_RAM_ADDR        0xFD000000      /* Initial RAM addr */
181 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in RAM*/
182
183 #define CONFIG_SYS_GBL_DATA_OFFSET      \
184                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
185 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
186
187 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
188 #define CONFIG_SYS_MONITOR_LEN  (512 * 1024)    /* Reserve 512 kB for Mon */
189 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024)    /* Reserved for malloc */
190
191 /*
192  * Local Bus LCRR and LBCR regs
193  */
194 #define CONFIG_SYS_LBC_LBCR     (0x00040000 /* TODO */ \
195                                 | (0xFF << LBCR_BMT_SHIFT) \
196                                 | 0xF)  /* 0x0004ff0f */
197
198                                 /* LB refresh timer prescal, 266MHz/32 */
199 #define CONFIG_SYS_LBC_MRTPR    0x20000000  /*TODO */
200
201 /* drivers/mtd/nand/raw/nand.c */
202 #if defined(CONFIG_SPL_BUILD)
203 #define CONFIG_SYS_NAND_BASE            0xFFF00000
204 #else
205 #define CONFIG_SYS_NAND_BASE            0xE2800000
206 #endif
207
208 #define CONFIG_MTD_PARTITION
209
210 #define CONFIG_SYS_MAX_NAND_DEVICE      1
211 #define CONFIG_NAND_FSL_ELBC 1
212 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
213 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
214
215 /* Still needed for spl_minimal.c */
216 #define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR0_PRELIM
217 #define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR0_PRELIM
218
219 /* local bus write LED / read status buffer (BCSR) mapping */
220 #define CONFIG_SYS_BCSR_ADDR            0xFA000000
221 #define CONFIG_SYS_BCSR_SIZE            (32 * 1024)     /* 0x00008000 */
222                                         /* map at 0xFA000000 on LCS3 */
223
224 /* Vitesse 7385 */
225
226 #ifdef CONFIG_VSC7385_ENET
227
228                                         /* VSC7385 Base address on LCS2 */
229 #define CONFIG_SYS_VSC7385_BASE         0xF0000000
230 #define CONFIG_SYS_VSC7385_SIZE         (128 * 1024)    /* 0x00020000 */
231
232
233 #endif
234
235 #define CONFIG_MPC83XX_GPIO 1
236
237 /*
238  * Serial Port
239  */
240 #define CONFIG_SYS_NS16550_SERIAL
241 #define CONFIG_SYS_NS16550_REG_SIZE     1
242
243 #define CONFIG_SYS_BAUDRATE_TABLE       \
244         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
245
246 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
247 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
248
249 /* I2C */
250 #define CONFIG_SYS_I2C
251 #define CONFIG_SYS_I2C_FSL
252 #define CONFIG_SYS_FSL_I2C_SPEED        400000
253 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
254 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
255 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
256 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
257 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
258 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x69} }
259
260 /*
261  * General PCI
262  * Addresses are mapped 1-1.
263  */
264 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
265 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
266 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000      /* 256M */
267 #define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
268 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
269 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000      /* 256M */
270 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
271 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
272 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000      /* 1M */
273
274 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057   /* Motorola */
275
276 /*
277  * TSEC
278  */
279
280 #define CONFIG_GMII                     /* MII PHY management */
281
282 #ifdef CONFIG_TSEC1
283 #define CONFIG_HAS_ETH0
284 #define CONFIG_TSEC1_NAME       "TSEC0"
285 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
286 #define TSEC1_PHY_ADDR          0x1c
287 #define TSEC1_FLAGS             TSEC_GIGABIT
288 #define TSEC1_PHYIDX            0
289 #endif
290
291 #ifdef CONFIG_TSEC2
292 #define CONFIG_HAS_ETH1
293 #define CONFIG_TSEC2_NAME       "TSEC1"
294 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
295 #define TSEC2_PHY_ADDR          4
296 #define TSEC2_FLAGS             TSEC_GIGABIT
297 #define TSEC2_PHYIDX            0
298 #endif
299
300 /* Options are: TSEC[0-1] */
301 #define CONFIG_ETHPRIME                 "TSEC1"
302
303 /*
304  * Configure on-board RTC
305  */
306 #define CONFIG_RTC_DS1337
307 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
308
309 /*
310  * Environment
311  */
312 #define CONFIG_ENV_OFFSET               (512 * 1024)
313 #define CONFIG_ENV_SECT_SIZE    CONFIG_SYS_NAND_BLOCK_SIZE
314 #define CONFIG_ENV_SIZE         CONFIG_ENV_SECT_SIZE
315 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
316 #define CONFIG_ENV_RANGE                (CONFIG_ENV_SECT_SIZE * 4)
317 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
318
319 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
320 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
321
322 /*
323  * BOOTP options
324  */
325 #define CONFIG_BOOTP_BOOTFILESIZE
326
327 /*
328  * Command line configuration.
329  */
330
331 /*
332  * Miscellaneous configurable options
333  */
334 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
335 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
336
337                                 /* Boot Argument Buffer Size */
338 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
339
340 /*
341  * For booting Linux, the board info and command line data
342  * have to be in the first 256 MB of memory, since this is
343  * the maximum mapped by the Linux kernel during initialization.
344  */
345                                 /* Initial Memory map for Linux*/
346 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20)
347 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
348
349 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000      /* PCIHOST  */
350
351 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
352
353 /* System IO Config */
354 #define CONFIG_SYS_SICRH        (SICRH_TSOBI1 | SICRH_TSOBI2)   /* RGMII */
355                         /* Enable Internal USB Phy and GPIO on LCD Connector */
356 #define CONFIG_SYS_SICRL        (SICRL_USBDR_10 | SICRL_LBC)
357
358 /*
359  * Environment Configuration
360  */
361 #define CONFIG_ENV_OVERWRITE
362
363 #define CONFIG_NETDEV           "eth1"
364
365 #define CONFIG_HOSTNAME         "mpc8313erdb"
366 #define CONFIG_ROOTPATH         "/nfs/root/path"
367 #define CONFIG_BOOTFILE         "uImage"
368                                 /* U-Boot image on TFTP server */
369 #define CONFIG_UBOOTPATH        "u-boot.bin"
370 #define CONFIG_FDTFILE          "mpc8313erdb.dtb"
371
372                                 /* default location for tftp and bootm */
373 #define CONFIG_LOADADDR         800000
374
375 #define CONFIG_EXTRA_ENV_SETTINGS \
376         "netdev=" CONFIG_NETDEV "\0"                                    \
377         "ethprime=TSEC1\0"                                              \
378         "uboot=" CONFIG_UBOOTPATH "\0"                                  \
379         "tftpflash=tftpboot $loadaddr $uboot; "                         \
380                 "protect off " __stringify(CONFIG_SYS_TEXT_BASE)        \
381                         " +$filesize; " \
382                 "erase " __stringify(CONFIG_SYS_TEXT_BASE)              \
383                         " +$filesize; " \
384                 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)     \
385                         " $filesize; "  \
386                 "protect on " __stringify(CONFIG_SYS_TEXT_BASE)         \
387                         " +$filesize; " \
388                 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)    \
389                         " $filesize\0"  \
390         "fdtaddr=780000\0"                                              \
391         "fdtfile=" CONFIG_FDTFILE "\0"                                  \
392         "console=ttyS0\0"                                               \
393         "setbootargs=setenv bootargs "                                  \
394                 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
395         "setipargs=setenv bootargs nfsroot=$serverip:$rootpath "         \
396                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
397                                                         "$netdev:off " \
398                 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
399
400 #define CONFIG_NFSBOOTCOMMAND                                           \
401         "setenv rootdev /dev/nfs;"                                      \
402         "run setbootargs;"                                              \
403         "run setipargs;"                                                \
404         "tftp $loadaddr $bootfile;"                                     \
405         "tftp $fdtaddr $fdtfile;"                                       \
406         "bootm $loadaddr - $fdtaddr"
407
408 #define CONFIG_RAMBOOTCOMMAND                                           \
409         "setenv rootdev /dev/ram;"                                      \
410         "run setbootargs;"                                              \
411         "tftp $ramdiskaddr $ramdiskfile;"                               \
412         "tftp $loadaddr $bootfile;"                                     \
413         "tftp $fdtaddr $fdtfile;"                                       \
414         "bootm $loadaddr $ramdiskaddr $fdtaddr"
415
416 #endif  /* __CONFIG_H */