Convert CONFIG_MCFTMR to Kconfig
[platform/kernel/u-boot.git] / include / configs / M5329EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Freescale MCF5329 FireEngine board.
4  *
5  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7  */
8
9 /*
10  * board/config.h - configuration options, board specific
11  */
12
13 #ifndef _M5329EVB_H
14 #define _M5329EVB_H
15
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20
21 #define CONFIG_SYS_UART_PORT            (0)
22
23 #define CONFIG_WATCHDOG_TIMEOUT 5000    /* timeout in milliseconds, max timeout is 6.71sec */
24
25 #define CONFIG_SYS_UNIFY_CACHE
26
27 #ifdef CONFIG_MCFFEC
28 #       define CONFIG_SYS_DISCOVER_PHY
29 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
30 #       ifndef CONFIG_SYS_DISCOVER_PHY
31 #               define FECDUPLEX        FULL
32 #               define FECSPEED         _100BASET
33 #       endif                   /* CONFIG_SYS_DISCOVER_PHY */
34 #endif
35
36 #define CONFIG_MCFRTC
37 #undef RTC_DEBUG
38
39 /* I2C */
40
41 #ifdef CONFIG_MCFFEC
42 #       define CONFIG_IPADDR    192.162.1.2
43 #       define CONFIG_NETMASK   255.255.255.0
44 #       define CONFIG_SERVERIP  192.162.1.1
45 #       define CONFIG_GATEWAYIP 192.162.1.1
46 #endif                          /* FEC_ENET */
47
48 #define CONFIG_HOSTNAME         "M5329EVB"
49 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
50         "netdev=eth0\0"                 \
51         "loadaddr=40010000\0"   \
52         "u-boot=u-boot.bin\0"   \
53         "load=tftp ${loadaddr) ${u-boot}\0"     \
54         "upd=run load; run prog\0"      \
55         "prog=prot off 0 3ffff;"        \
56         "era 0 3ffff;"  \
57         "cp.b ${loadaddr} 0 ${filesize};"       \
58         "save\0"        \
59         ""
60
61 #define CONFIG_PRAM             512     /* 512 KB */
62
63 #define CONFIG_SYS_CLK                  80000000
64 #define CONFIG_SYS_CPU_CLK              CONFIG_SYS_CLK * 3
65
66 #define CONFIG_SYS_MBAR         0xFC000000
67
68 #define CONFIG_SYS_LATCH_ADDR           (CONFIG_SYS_CS1_BASE + 0x80000)
69
70 /*
71  * Low Level Configuration Settings
72  * (address mappings, register initial values, etc.)
73  * You should know what you are doing if you make changes here.
74  */
75 /*-----------------------------------------------------------------------
76  * Definitions for initial stack pointer and data area (in DPRAM)
77  */
78 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
79 #define CONFIG_SYS_INIT_RAM_SIZE        0x8000  /* Size of used area in internal SRAM */
80 #define CONFIG_SYS_INIT_RAM_CTRL        0x221
81 #define CONFIG_SYS_GBL_DATA_OFFSET      ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
82 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
83
84 /*-----------------------------------------------------------------------
85  * Start addresses for the final memory configuration
86  * (Set up by the startup code)
87  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
88  */
89 #define CONFIG_SYS_SDRAM_BASE           0x40000000
90 #define CONFIG_SYS_SDRAM_SIZE           32      /* SDRAM size in MB */
91 #define CONFIG_SYS_SDRAM_CFG1           0x53722730
92 #define CONFIG_SYS_SDRAM_CFG2           0x56670000
93 #define CONFIG_SYS_SDRAM_CTRL           0xE1092000
94 #define CONFIG_SYS_SDRAM_EMOD           0x40010000
95 #define CONFIG_SYS_SDRAM_MODE           0x018D0000
96
97 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
98 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 256 kB for Monitor */
99
100 #define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
101
102 /*
103  * For booting Linux, the board info and command line data
104  * have to be in the first 8 MB of memory, since this is
105  * the maximum mapped by the Linux kernel during initialization ??
106  */
107 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
108 #define CONFIG_SYS_BOOTM_LEN            (CONFIG_SYS_SDRAM_SIZE << 20)
109
110 /*-----------------------------------------------------------------------
111  * FLASH organization
112  */
113 #ifdef CONFIG_SYS_FLASH_CFI
114 #       define CONFIG_SYS_FLASH_SIZE            0x800000        /* Max size that the board might have */
115 #       define CONFIG_SYS_FLASH_CFI_WIDTH       FLASH_CFI_16BIT
116 #       define CONFIG_SYS_MAX_FLASH_SECT        137     /* max number of sectors on one chip */
117 #endif
118
119 #ifdef CONFIG_NANDFLASH_SIZE
120 #       define CONFIG_SYS_MAX_NAND_DEVICE       1
121 #       define CONFIG_SYS_NAND_BASE             CONFIG_SYS_CS2_BASE
122 #       define CONFIG_SYS_NAND_SIZE             1
123 #       define CONFIG_SYS_NAND_BASE_LIST        { CONFIG_SYS_NAND_BASE }
124 #       define NAND_ALLOW_ERASE_ALL     1
125 #endif
126
127 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
128
129 /* Configuration for environment
130  * Environment is embedded in u-boot in the second sector of the flash
131  */
132
133 #define LDS_BOARD_TEXT \
134         . = DEFINED(env_offset) ? env_offset : .; \
135         env/embedded.o(.text*);
136
137 /*-----------------------------------------------------------------------
138  * Cache Configuration
139  */
140
141 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
142                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
143 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
144                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
145 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINVA)
146 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
147                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
148                                          CF_ACR_EN | CF_ACR_SM_ALL)
149 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_EC | CF_CACR_CINVA | \
150                                          CF_CACR_DCM_P)
151
152 /*-----------------------------------------------------------------------
153  * Chipselect bank definitions
154  */
155 /*
156  * CS0 - NOR Flash 1, 2, 4, or 8MB
157  * CS1 - CompactFlash and registers
158  * CS2 - NAND Flash 16, 32, or 64MB
159  * CS3 - Available
160  * CS4 - Available
161  * CS5 - Available
162  */
163 #define CONFIG_SYS_CS0_BASE             0
164 #define CONFIG_SYS_CS0_MASK             0x007f0001
165 #define CONFIG_SYS_CS0_CTRL             0x00001fa0
166
167 #define CONFIG_SYS_CS1_BASE             0x10000000
168 #define CONFIG_SYS_CS1_MASK             0x001f0001
169 #define CONFIG_SYS_CS1_CTRL             0x002A3780
170
171 #ifdef CONFIG_NANDFLASH_SIZE
172 #define CONFIG_SYS_CS2_BASE             0x20000000
173 #define CONFIG_SYS_CS2_MASK             ((CONFIG_NANDFLASH_SIZE << 20) | 1)
174 #define CONFIG_SYS_CS2_CTRL             0x00001f60
175 #endif
176
177 #endif                          /* _M5329EVB_H */