Convert CONFIG_SYS_IMMR to Kconfig
[platform/kernel/u-boot.git] / include / configs / M53017EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Freescale MCF53017EVB.
4  *
5  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7  */
8
9 /*
10  * board/config.h - configuration options, board specific
11  */
12
13 #ifndef _M53017EVB_H
14 #define _M53017EVB_H
15
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20
21 #define CONFIG_SYS_UART_PORT            (0)
22
23 #define CONFIG_WATCHDOG_TIMEOUT         5000
24
25 #define CONFIG_SYS_UNIFY_CACHE
26
27 #ifdef CONFIG_MCFFEC
28 #       define CONFIG_MII_INIT          1
29 #       define CONFIG_SYS_DISCOVER_PHY
30 #       define CONFIG_SYS_RX_ETH_BUFFER 8
31 #       define CONFIG_SYS_TX_ETH_BUFFER 8
32 #       define CONFIG_SYS_FEC_BUF_USE_SRAM
33 #       define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
34 #       define CONFIG_HAS_ETH1
35
36 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
37 #       ifndef CONFIG_SYS_DISCOVER_PHY
38 #               define FECDUPLEX        FULL
39 #               define FECSPEED         _100BASET
40 #       else
41 #               ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
42 #                       define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
43 #               endif
44 #       endif                   /* CONFIG_SYS_DISCOVER_PHY */
45 #endif
46
47 #define CONFIG_MCFRTC
48 #undef RTC_DEBUG
49 #define CONFIG_SYS_RTC_CNT              (0x8000)
50 #define CONFIG_SYS_RTC_SETUP            (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
51
52 /* Timer */
53 #define CONFIG_MCFTMR
54
55 /* I2C */
56
57 #define CONFIG_UDP_CHECKSUM
58
59 #ifdef CONFIG_MCFFEC
60 #       define CONFIG_IPADDR    192.162.1.2
61 #       define CONFIG_NETMASK   255.255.255.0
62 #       define CONFIG_SERVERIP  192.162.1.1
63 #       define CONFIG_GATEWAYIP 192.162.1.1
64 #endif                          /* FEC_ENET */
65
66 #define CONFIG_HOSTNAME         "M53017"
67 #define CONFIG_EXTRA_ENV_SETTINGS               \
68         "netdev=eth0\0"                         \
69         "loadaddr=40010000\0"                   \
70         "u-boot=u-boot.bin\0"                   \
71         "load=tftp ${loadaddr) ${u-boot}\0"     \
72         "upd=run load; run prog\0"              \
73         "prog=prot off 0 3ffff;"                \
74         "era 0 3ffff;"                          \
75         "cp.b ${loadaddr} 0 ${filesize};"       \
76         "save\0"                                \
77         ""
78
79 #define CONFIG_PRAM             512     /* 512 KB */
80
81 #define CONFIG_SYS_CLK          80000000
82 #define CONFIG_SYS_CPU_CLK      CONFIG_SYS_CLK * 3
83
84 #define CONFIG_SYS_MBAR         0xFC000000
85
86 /*
87  * Low Level Configuration Settings
88  * (address mappings, register initial values, etc.)
89  * You should know what you are doing if you make changes here.
90  */
91 /*
92  * Definitions for initial stack pointer and data area (in DPRAM)
93  */
94 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
95 #define CONFIG_SYS_INIT_RAM_SIZE                0x20000 /* Size of used area in internal SRAM */
96 #define CONFIG_SYS_INIT_RAM_CTRL        0x221
97 #define CONFIG_SYS_GBL_DATA_OFFSET      ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
98 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
99
100 /*
101  * Start addresses for the final memory configuration
102  * (Set up by the startup code)
103  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
104  */
105 #define CONFIG_SYS_SDRAM_BASE           0x40000000
106 #define CONFIG_SYS_SDRAM_SIZE           64      /* SDRAM size in MB */
107 #define CONFIG_SYS_SDRAM_CFG1           0x43711630
108 #define CONFIG_SYS_SDRAM_CFG2           0x56670000
109 #define CONFIG_SYS_SDRAM_CTRL           0xE1092000
110 #define CONFIG_SYS_SDRAM_EMOD           0x80010000
111 #define CONFIG_SYS_SDRAM_MODE           0x00CD0000
112
113 #define CONFIG_SYS_MONITOR_BASE         (CONFIG_SYS_FLASH_BASE + 0x400)
114 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 256 kB for Monitor */
115
116 #define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
117
118 /*
119  * For booting Linux, the board info and command line data
120  * have to be in the first 8 MB of memory, since this is
121  * the maximum mapped by the Linux kernel during initialization ??
122  */
123 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
124 #define CONFIG_SYS_BOOTM_LEN            (CONFIG_SYS_SDRAM_SIZE << 20)
125
126 /*-----------------------------------------------------------------------
127  * FLASH organization
128  */
129 #ifdef CONFIG_SYS_FLASH_CFI
130 #       define CONFIG_FLASH_SPANSION_S29WS_N    1
131 #       define CONFIG_SYS_FLASH_SIZE            0x1000000       /* Max size that the board might have */
132 #       define CONFIG_SYS_FLASH_CFI_WIDTH       FLASH_CFI_16BIT
133 #       define CONFIG_SYS_MAX_FLASH_BANKS       1       /* max number of memory banks */
134 #       define CONFIG_SYS_MAX_FLASH_SECT        137     /* max number of sectors on one chip */
135 #endif
136
137 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
138
139 /* Configuration for environment
140  * Environment is embedded in u-boot in the second sector of the flash
141  */
142
143 #define LDS_BOARD_TEXT \
144         . = DEFINED(env_offset) ? env_offset : .; \
145         env/embedded.o(.text*)
146
147 /*-----------------------------------------------------------------------
148  * Cache Configuration
149  */
150
151 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
152                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
153 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
154                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
155 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINVA)
156 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
157                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
158                                          CF_ACR_EN | CF_ACR_SM_ALL)
159 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_EC | CF_CACR_CINVA | \
160                                          CF_CACR_DCM_P)
161
162 /*-----------------------------------------------------------------------
163  * Chipselect bank definitions
164  */
165 /*
166  * CS0 - NOR Flash
167  * CS1 - Ext SRAM
168  * CS2 - Available
169  * CS3 - Available
170  * CS4 - Available
171  * CS5 - Available
172  */
173 #define CONFIG_SYS_CS0_BASE             0
174 #define CONFIG_SYS_CS0_MASK             0x00FF0001
175 #define CONFIG_SYS_CS0_CTRL             0x00001FA0
176
177 #define CONFIG_SYS_CS1_BASE             0xC0000000
178 #define CONFIG_SYS_CS1_MASK             0x00070001
179 #define CONFIG_SYS_CS1_CTRL             0x00001FA0
180
181 #endif                          /* _M53017EVB_H */