1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Configuation settings for the Freescale MCF53017EVB.
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
10 * board/config.h - configuration options, board specific
17 * High Level Configuration Options
21 #define CONFIG_MCFUART
22 #define CONFIG_SYS_UART_PORT (0)
24 #undef CONFIG_WATCHDOG
25 #define CONFIG_WATCHDOG_TIMEOUT 5000
27 #define CONFIG_SYS_UNIFY_CACHE
30 # define CONFIG_MII_INIT 1
31 # define CONFIG_SYS_DISCOVER_PHY
32 # define CONFIG_SYS_RX_ETH_BUFFER 8
33 # define CONFIG_SYS_TX_ETH_BUFFER 8
34 # define CONFIG_SYS_FEC_BUF_USE_SRAM
35 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
36 # define CONFIG_HAS_ETH1
38 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
39 # ifndef CONFIG_SYS_DISCOVER_PHY
40 # define FECDUPLEX FULL
41 # define FECSPEED _100BASET
43 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
44 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
46 # endif /* CONFIG_SYS_DISCOVER_PHY */
51 #define CONFIG_SYS_RTC_CNT (0x8000)
52 #define CONFIG_SYS_RTC_SETUP (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
58 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
60 #define CONFIG_UDP_CHECKSUM
63 # define CONFIG_IPADDR 192.162.1.2
64 # define CONFIG_NETMASK 255.255.255.0
65 # define CONFIG_SERVERIP 192.162.1.1
66 # define CONFIG_GATEWAYIP 192.162.1.1
69 #define CONFIG_HOSTNAME "M53017"
70 #define CONFIG_EXTRA_ENV_SETTINGS \
72 "loadaddr=40010000\0" \
73 "u-boot=u-boot.bin\0" \
74 "load=tftp ${loadaddr) ${u-boot}\0" \
75 "upd=run load; run prog\0" \
76 "prog=prot off 0 3ffff;" \
78 "cp.b ${loadaddr} 0 ${filesize};" \
82 #define CONFIG_PRAM 512 /* 512 KB */
84 #define CONFIG_SYS_LOAD_ADDR 0x40010000
86 #define CONFIG_SYS_CLK 80000000
87 #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
89 #define CONFIG_SYS_MBAR 0xFC000000
92 * Low Level Configuration Settings
93 * (address mappings, register initial values, etc.)
94 * You should know what you are doing if you make changes here.
97 * Definitions for initial stack pointer and data area (in DPRAM)
99 #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
100 #define CONFIG_SYS_INIT_RAM_SIZE 0x20000 /* Size of used area in internal SRAM */
101 #define CONFIG_SYS_INIT_RAM_CTRL 0x221
102 #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
103 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
106 * Start addresses for the final memory configuration
107 * (Set up by the startup code)
108 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
110 #define CONFIG_SYS_SDRAM_BASE 0x40000000
111 #define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
112 #define CONFIG_SYS_SDRAM_CFG1 0x43711630
113 #define CONFIG_SYS_SDRAM_CFG2 0x56670000
114 #define CONFIG_SYS_SDRAM_CTRL 0xE1092000
115 #define CONFIG_SYS_SDRAM_EMOD 0x80010000
116 #define CONFIG_SYS_SDRAM_MODE 0x00CD0000
118 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
119 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
121 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
122 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
125 * For booting Linux, the board info and command line data
126 * have to be in the first 8 MB of memory, since this is
127 * the maximum mapped by the Linux kernel during initialization ??
129 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
130 #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
132 /*-----------------------------------------------------------------------
135 #ifdef CONFIG_SYS_FLASH_CFI
136 # define CONFIG_FLASH_SPANSION_S29WS_N 1
137 # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
138 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
139 # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
140 # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
143 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
145 /* Configuration for environment
146 * Environment is embedded in u-boot in the second sector of the flash
149 #define LDS_BOARD_TEXT \
150 . = DEFINED(env_offset) ? env_offset : .; \
151 env/embedded.o(.text*)
153 /*-----------------------------------------------------------------------
154 * Cache Configuration
156 #define CONFIG_SYS_CACHELINE_SIZE 16
158 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
159 CONFIG_SYS_INIT_RAM_SIZE - 8)
160 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
161 CONFIG_SYS_INIT_RAM_SIZE - 4)
162 #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
163 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
164 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
165 CF_ACR_EN | CF_ACR_SM_ALL)
166 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
169 /*-----------------------------------------------------------------------
170 * Chipselect bank definitions
180 #define CONFIG_SYS_CS0_BASE 0
181 #define CONFIG_SYS_CS0_MASK 0x00FF0001
182 #define CONFIG_SYS_CS0_CTRL 0x00001FA0
184 #define CONFIG_SYS_CS1_BASE 0xC0000000
185 #define CONFIG_SYS_CS1_MASK 0x00070001
186 #define CONFIG_SYS_CS1_CTRL 0x00001FA0
188 #endif /* _M53017EVB_H */