Convert CONFIG_MCFTMR to Kconfig
[platform/kernel/u-boot.git] / include / configs / M53017EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Freescale MCF53017EVB.
4  *
5  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7  */
8
9 /*
10  * board/config.h - configuration options, board specific
11  */
12
13 #ifndef _M53017EVB_H
14 #define _M53017EVB_H
15
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20
21 #define CONFIG_SYS_UART_PORT            (0)
22
23 #define CONFIG_WATCHDOG_TIMEOUT         5000
24
25 #define CONFIG_SYS_UNIFY_CACHE
26
27 #ifdef CONFIG_MCFFEC
28 #       define CONFIG_SYS_DISCOVER_PHY
29 #       define CONFIG_SYS_TX_ETH_BUFFER 8
30 #       define CONFIG_SYS_FEC_BUF_USE_SRAM
31
32 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
33 #       ifndef CONFIG_SYS_DISCOVER_PHY
34 #               define FECDUPLEX        FULL
35 #               define FECSPEED         _100BASET
36 #       endif                   /* CONFIG_SYS_DISCOVER_PHY */
37 #endif
38
39 #define CONFIG_MCFRTC
40 #undef RTC_DEBUG
41 #define CONFIG_SYS_RTC_CNT              (0x8000)
42 #define CONFIG_SYS_RTC_SETUP            (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
43
44 /* I2C */
45
46 #ifdef CONFIG_MCFFEC
47 #       define CONFIG_IPADDR    192.162.1.2
48 #       define CONFIG_NETMASK   255.255.255.0
49 #       define CONFIG_SERVERIP  192.162.1.1
50 #       define CONFIG_GATEWAYIP 192.162.1.1
51 #endif                          /* FEC_ENET */
52
53 #define CONFIG_HOSTNAME         "M53017"
54 #define CONFIG_EXTRA_ENV_SETTINGS               \
55         "netdev=eth0\0"                         \
56         "loadaddr=40010000\0"                   \
57         "u-boot=u-boot.bin\0"                   \
58         "load=tftp ${loadaddr) ${u-boot}\0"     \
59         "upd=run load; run prog\0"              \
60         "prog=prot off 0 3ffff;"                \
61         "era 0 3ffff;"                          \
62         "cp.b ${loadaddr} 0 ${filesize};"       \
63         "save\0"                                \
64         ""
65
66 #define CONFIG_PRAM             512     /* 512 KB */
67
68 #define CONFIG_SYS_CLK          80000000
69 #define CONFIG_SYS_CPU_CLK      CONFIG_SYS_CLK * 3
70
71 #define CONFIG_SYS_MBAR         0xFC000000
72
73 /*
74  * Low Level Configuration Settings
75  * (address mappings, register initial values, etc.)
76  * You should know what you are doing if you make changes here.
77  */
78 /*
79  * Definitions for initial stack pointer and data area (in DPRAM)
80  */
81 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
82 #define CONFIG_SYS_INIT_RAM_SIZE                0x20000 /* Size of used area in internal SRAM */
83 #define CONFIG_SYS_INIT_RAM_CTRL        0x221
84 #define CONFIG_SYS_GBL_DATA_OFFSET      ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
85 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
86
87 /*
88  * Start addresses for the final memory configuration
89  * (Set up by the startup code)
90  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
91  */
92 #define CONFIG_SYS_SDRAM_BASE           0x40000000
93 #define CONFIG_SYS_SDRAM_SIZE           64      /* SDRAM size in MB */
94 #define CONFIG_SYS_SDRAM_CFG1           0x43711630
95 #define CONFIG_SYS_SDRAM_CFG2           0x56670000
96 #define CONFIG_SYS_SDRAM_CTRL           0xE1092000
97 #define CONFIG_SYS_SDRAM_EMOD           0x80010000
98 #define CONFIG_SYS_SDRAM_MODE           0x00CD0000
99
100 #define CONFIG_SYS_MONITOR_BASE         (CONFIG_SYS_FLASH_BASE + 0x400)
101 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 256 kB for Monitor */
102
103 #define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
104
105 /*
106  * For booting Linux, the board info and command line data
107  * have to be in the first 8 MB of memory, since this is
108  * the maximum mapped by the Linux kernel during initialization ??
109  */
110 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
111 #define CONFIG_SYS_BOOTM_LEN            (CONFIG_SYS_SDRAM_SIZE << 20)
112
113 /*-----------------------------------------------------------------------
114  * FLASH organization
115  */
116 #ifdef CONFIG_SYS_FLASH_CFI
117 #       define CONFIG_FLASH_SPANSION_S29WS_N    1
118 #       define CONFIG_SYS_FLASH_SIZE            0x1000000       /* Max size that the board might have */
119 #       define CONFIG_SYS_FLASH_CFI_WIDTH       FLASH_CFI_16BIT
120 #       define CONFIG_SYS_MAX_FLASH_SECT        137     /* max number of sectors on one chip */
121 #endif
122
123 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
124
125 /* Configuration for environment
126  * Environment is embedded in u-boot in the second sector of the flash
127  */
128
129 #define LDS_BOARD_TEXT \
130         . = DEFINED(env_offset) ? env_offset : .; \
131         env/embedded.o(.text*)
132
133 /*-----------------------------------------------------------------------
134  * Cache Configuration
135  */
136
137 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
138                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
139 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
140                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
141 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINVA)
142 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
143                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
144                                          CF_ACR_EN | CF_ACR_SM_ALL)
145 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_EC | CF_CACR_CINVA | \
146                                          CF_CACR_DCM_P)
147
148 /*-----------------------------------------------------------------------
149  * Chipselect bank definitions
150  */
151 /*
152  * CS0 - NOR Flash
153  * CS1 - Ext SRAM
154  * CS2 - Available
155  * CS3 - Available
156  * CS4 - Available
157  * CS5 - Available
158  */
159 #define CONFIG_SYS_CS0_BASE             0
160 #define CONFIG_SYS_CS0_MASK             0x00FF0001
161 #define CONFIG_SYS_CS0_CTRL             0x00001FA0
162
163 #define CONFIG_SYS_CS1_BASE             0xC0000000
164 #define CONFIG_SYS_CS1_MASK             0x00070001
165 #define CONFIG_SYS_CS1_CTRL             0x00001FA0
166
167 #endif                          /* _M53017EVB_H */