Convert CONFIG_SYS_FLASH_CFI_WIDTH to Kconfig
[platform/kernel/u-boot.git] / include / configs / M5282EVB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Motorola MC5282EVB board.
4  *
5  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
6  */
7
8 /*
9  * board/config.h - configuration options, board specific
10  */
11
12 #ifndef _CONFIG_M5282EVB_H
13 #define _CONFIG_M5282EVB_H
14
15 /*
16  * High Level Configuration Options
17  * (easy to change)
18  */
19
20 #define CONFIG_SYS_UART_PORT            (0)
21
22 #undef  CONFIG_MONITOR_IS_IN_RAM        /* define if monitor is started from a pre-loader */
23
24 /* Configuration for environment
25  * Environment is embedded in u-boot in the second sector of the flash
26  */
27
28 #define LDS_BOARD_TEXT \
29         . = DEFINED(env_offset) ? env_offset : .; \
30         env/embedded.o(.text*);
31
32 #ifdef CONFIG_MCFFEC
33 #       define CONFIG_SYS_DISCOVER_PHY
34 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
35 #       ifndef CONFIG_SYS_DISCOVER_PHY
36 #               define FECDUPLEX        FULL
37 #               define FECSPEED         _100BASET
38 #       endif                   /* CONFIG_SYS_DISCOVER_PHY */
39 #endif
40
41 #ifdef CONFIG_MCFFEC
42 #       define CONFIG_IPADDR    192.162.1.2
43 #       define CONFIG_NETMASK   255.255.255.0
44 #       define CONFIG_SERVERIP  192.162.1.1
45 #       define CONFIG_GATEWAYIP 192.162.1.1
46 #endif                          /* CONFIG_MCFFEC */
47
48 #define CONFIG_HOSTNAME         "M5282EVB"
49 #define CONFIG_EXTRA_ENV_SETTINGS               \
50         "netdev=eth0\0"                         \
51         "loadaddr=10000\0"                      \
52         "u-boot=u-boot.bin\0"                   \
53         "load=tftp ${loadaddr) ${u-boot}\0"     \
54         "upd=run load; run prog\0"              \
55         "prog=prot off ffe00000 ffe3ffff;"      \
56         "era ffe00000 ffe3ffff;"                \
57         "cp.b ${loadaddr} ffe00000 ${filesize};"\
58         "save\0"                                \
59         ""
60
61 #define CONFIG_SYS_CLK                  64000000
62
63 /* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
64
65 #define CONFIG_SYS_MFD                  0x02    /* PLL Multiplication Factor Devider */
66 #define CONFIG_SYS_RFD                  0x00    /* PLL Reduce Frecuency Devider */
67
68 /*
69  * Low Level Configuration Settings
70  * (address mappings, register initial values, etc.)
71  * You should know what you are doing if you make changes here.
72  */
73 #define CONFIG_SYS_MBAR         0x40000000
74
75 /*-----------------------------------------------------------------------
76  * Definitions for initial stack pointer and data area (in DPRAM)
77  */
78 #define CONFIG_SYS_INIT_RAM_ADDR        0x20000000
79 #define CONFIG_SYS_INIT_RAM_SIZE        0x10000 /* Size of used area in internal SRAM    */
80 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
81 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
82
83 /*-----------------------------------------------------------------------
84  * Start addresses for the final memory configuration
85  * (Set up by the startup code)
86  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
87  */
88 #define CONFIG_SYS_SDRAM_BASE           0x00000000
89 #define CONFIG_SYS_SDRAM_SIZE           16      /* SDRAM size in MB */
90 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
91 #define CONFIG_SYS_INT_FLASH_BASE       0xf0000000
92 #define CONFIG_SYS_INT_FLASH_ENABLE     0x21
93
94 #define CONFIG_SYS_MONITOR_LEN          0x20000
95
96 /*
97  * For booting Linux, the board info and command line data
98  * have to be in the first 8 MB of memory, since this is
99  * the maximum mapped by the Linux kernel during initialization ??
100  */
101 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
102
103 /*-----------------------------------------------------------------------
104  * FLASH organization
105  */
106 #ifdef CONFIG_SYS_FLASH_CFI
107
108 #       define CONFIG_SYS_FLASH_SIZE            0x1000000       /* Max size that the board might have */
109 #       define CONFIG_SYS_MAX_FLASH_SECT        137     /* max number of sectors on one chip */
110 #       define CONFIG_SYS_FLASH_CHECKSUM
111 #       define CONFIG_SYS_FLASH_BANKS_LIST      { CONFIG_SYS_FLASH_BASE }
112 #endif
113
114 /*-----------------------------------------------------------------------
115  * Cache Configuration
116  */
117
118 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
119                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
120 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
121                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
122 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINV + CF_CACR_DCM)
123 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
124                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
125                                          CF_ACR_EN | CF_ACR_SM_ALL)
126 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_CENB | CF_CACR_DISD | \
127                                          CF_CACR_CEIB | CF_CACR_DBWE | \
128                                          CF_CACR_EUSP)
129
130 /*-----------------------------------------------------------------------
131  * Memory bank definitions
132  */
133 #define CONFIG_SYS_CS0_BASE             0xFFE00000
134 #define CONFIG_SYS_CS0_CTRL             0x00001980
135 #define CONFIG_SYS_CS0_MASK             0x001F0001
136
137 /*-----------------------------------------------------------------------
138  * Port configuration
139  */
140 #define CONFIG_SYS_PACNT                0x0000000       /* Port A D[31:24] */
141 #define CONFIG_SYS_PADDR                0x0000000
142 #define CONFIG_SYS_PADAT                0x0000000
143
144 #define CONFIG_SYS_PBCNT                0x0000000       /* Port B D[23:16] */
145 #define CONFIG_SYS_PBDDR                0x0000000
146 #define CONFIG_SYS_PBDAT                0x0000000
147
148 #define CONFIG_SYS_PCCNT                0x0000000       /* Port C D[15:08] */
149 #define CONFIG_SYS_PCDDR                0x0000000
150 #define CONFIG_SYS_PCDAT                0x0000000
151
152 #define CONFIG_SYS_PDCNT                0x0000000       /* Port D D[07:00] */
153 #define CONFIG_SYS_PCDDR                0x0000000
154 #define CONFIG_SYS_PCDAT                0x0000000
155
156 #define CONFIG_SYS_PEHLPAR              0xC0
157 #define CONFIG_SYS_PUAPAR               0x0F    /* UA0..UA3 = Uart 0 +1 */
158 #define CONFIG_SYS_DDRUA                0x05
159 #define CONFIG_SYS_PJPAR                0xFF
160
161 #endif                          /* _CONFIG_M5282EVB_H */