1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3 * Hayden Fraser (Hayden.Fraser@freescale.com)
9 #include <linux/stringify.h>
13 #define CONFIG_SYS_UART_PORT (0)
16 /* Configuration for environment
17 * Environment is embedded in u-boot in the second sector of the flash
20 #define LDS_BOARD_TEXT \
21 . = DEFINED(env_offset) ? env_offset : .; \
22 env/embedded.o(.text*);
26 # define CONFIG_IDE_PREINIT 1
30 #define CONFIG_DRIVER_DM9000
31 #ifdef CONFIG_DRIVER_DM9000
32 # define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
33 # define DM9000_IO CONFIG_DM9000_BASE
34 # define DM9000_DATA (CONFIG_DM9000_BASE + 4)
35 # undef CONFIG_DM9000_DEBUG
36 # define CONFIG_DM9000_BYTE_SWAPPED
38 # define CONFIG_OVERWRITE_ETHADDR_ONCE
40 # define CONFIG_EXTRA_ENV_SETTINGS \
42 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
44 "u-boot=u-boot.bin\0" \
45 "load=tftp ${loadaddr) ${u-boot}\0" \
46 "upd=run load; run prog\0" \
47 "prog=prot off 0xff800000 0xff82ffff;" \
48 "era 0xff800000 0xff82ffff;" \
49 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
54 #define CONFIG_HOSTNAME "M5253DEMO"
57 #define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
58 #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
59 #define CONFIG_SYS_I2C_PINMUX_SET (0)
61 #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
62 #define CONFIG_SYS_FAST_CLK
63 #ifdef CONFIG_SYS_FAST_CLK
64 # define CONFIG_SYS_PLLCR 0x1243E054
65 # define CONFIG_SYS_CLK 140000000
67 # define CONFIG_SYS_PLLCR 0x135a4140
68 # define CONFIG_SYS_CLK 70000000
72 * Low Level Configuration Settings
73 * (address mappings, register initial values, etc.)
74 * You should know what you are doing if you make changes here.
77 #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
78 #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
81 * Definitions for initial stack pointer and data area (in DPRAM)
83 #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
84 #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
85 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
86 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
89 * Start addresses for the final memory configuration
90 * (Set up by the startup code)
91 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
93 #define CONFIG_SYS_SDRAM_BASE 0x00000000
94 #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
96 #ifdef CONFIG_MONITOR_IS_IN_RAM
97 # define CONFIG_SYS_MONITOR_BASE 0x20000
99 # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
102 #define CONFIG_SYS_MONITOR_LEN 0x40000
103 #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
106 * For booting Linux, the board info and command line data
107 * have to be in the first 8 MB of memory, since this is
108 * the maximum mapped by the Linux kernel during initialization ??
110 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
111 #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
113 /* FLASH organization */
114 #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
115 #define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
116 #define CONFIG_SYS_FLASH_ERASE_TOUT 1000
118 #define FLASH_SST6401B 0x200
119 #define SST_ID_xF6401B 0x236D236D
121 #ifdef CONFIG_SYS_FLASH_CFI
123 * Unable to use CFI driver, due to incompatible sector erase command by SST.
124 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
125 * 0x30 is block erase in SST
127 # define CONFIG_SYS_FLASH_SIZE 0x800000
128 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
129 # define CONFIG_FLASH_CFI_LEGACY
131 # define CONFIG_SYS_SST_SECT 2048
132 # define CONFIG_SYS_SST_SECTSZ 0x1000
133 # define CONFIG_SYS_FLASH_WRITE_TOUT 500
136 /* Cache Configuration */
138 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
139 CONFIG_SYS_INIT_RAM_SIZE - 8)
140 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
141 CONFIG_SYS_INIT_RAM_SIZE - 4)
142 #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
143 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
145 CF_ACR_EN | CF_ACR_SM_ALL)
146 #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
147 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
148 CF_ACR_EN | CF_ACR_SM_ALL)
149 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
152 /* Port configuration */
153 #define CONFIG_SYS_FECI2C 0xF0
155 #define CONFIG_SYS_CS0_BASE 0xFF800000
156 #define CONFIG_SYS_CS0_MASK 0x007F0021
157 #define CONFIG_SYS_CS0_CTRL 0x00001D80
159 #define CONFIG_SYS_CS1_BASE 0xE0000000
160 #define CONFIG_SYS_CS1_MASK 0x00000001
161 #define CONFIG_SYS_CS1_CTRL 0x00003DD8
163 /*-----------------------------------------------------------------------
166 #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
167 #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
168 #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
169 #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
170 #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
171 #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
172 #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
174 #endif /* _M5253DEMO_H */