Convert CONFIG_UDP_CHECKSUM to Kconfig
[platform/kernel/u-boot.git] / include / configs / M5208EVBE.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Configuation settings for the Freescale MCF5208EVBe.
4  *
5  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7  */
8
9 #ifndef _M5208EVBE_H
10 #define _M5208EVBE_H
11
12 /*
13  * High Level Configuration Options
14  * (easy to change)
15  */
16 #define CONFIG_SYS_UART_PORT            (0)
17
18 #define CONFIG_WATCHDOG_TIMEOUT         5000
19
20 #ifdef CONFIG_MCFFEC
21 #       define CONFIG_MII_INIT          1
22 #       define CONFIG_SYS_DISCOVER_PHY
23 #       define CONFIG_SYS_RX_ETH_BUFFER 8
24 #       define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
25 #       define CONFIG_HAS_ETH1
26 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
27 #       ifndef CONFIG_SYS_DISCOVER_PHY
28 #               define FECDUPLEX        FULL
29 #               define FECSPEED         _100BASET
30 #       else
31 #               ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
32 #                       define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
33 #               endif
34 #       endif                   /* CONFIG_SYS_DISCOVER_PHY */
35 #endif
36
37 /* Timer */
38 #define CONFIG_MCFTMR
39
40 /* I2C */
41
42 #ifdef CONFIG_MCFFEC
43 #       define CONFIG_IPADDR    192.162.1.2
44 #       define CONFIG_NETMASK   255.255.255.0
45 #       define CONFIG_SERVERIP  192.162.1.1
46 #       define CONFIG_GATEWAYIP 192.162.1.1
47 #endif                          /* CONFIG_MCFFEC */
48
49 #define CONFIG_HOSTNAME         "M5208EVBe"
50 #define CONFIG_EXTRA_ENV_SETTINGS               \
51         "netdev=eth0\0"                         \
52         "loadaddr=40010000\0"                   \
53         "u-boot=u-boot.bin\0"                   \
54         "load=tftp ${loadaddr) ${u-boot}\0"     \
55         "upd=run load; run prog\0"              \
56         "prog=prot off 0 3ffff;"                \
57         "era 0 3ffff;"                          \
58         "cp.b ${loadaddr} 0 ${filesize};"       \
59         "save\0"                                \
60         ""
61
62 #define CONFIG_PRAM             512     /* 512 KB */
63
64 #define CONFIG_SYS_CLK          166666666       /* CPU Core Clock */
65 #define CONFIG_SYS_PLL_ODR      0x36
66 #define CONFIG_SYS_PLL_FDR      0x7D
67
68 #define CONFIG_SYS_MBAR         0xFC000000
69
70 /*
71  * Low Level Configuration Settings
72  * (address mappings, register initial values, etc.)
73  * You should know what you are doing if you make changes here.
74  */
75 /* Definitions for initial stack pointer and data area (in DPRAM) */
76 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
77 #define CONFIG_SYS_INIT_RAM_SIZE                0x4000  /* Size of used area in internal SRAM */
78 #define CONFIG_SYS_INIT_RAM_CTRL        0x221
79 #define CONFIG_SYS_GBL_DATA_OFFSET      ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
80 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
81
82 /*
83  * Start addresses for the final memory configuration
84  * (Set up by the startup code)
85  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
86  */
87 #define CONFIG_SYS_SDRAM_BASE           0x40000000
88 #define CONFIG_SYS_SDRAM_SIZE           32      /* SDRAM size in MB */
89 #define CONFIG_SYS_SDRAM_CFG1           0x43711630
90 #define CONFIG_SYS_SDRAM_CFG2           0x56670000
91 #define CONFIG_SYS_SDRAM_CTRL           0xE1002000
92 #define CONFIG_SYS_SDRAM_EMOD           0x80010000
93 #define CONFIG_SYS_SDRAM_MODE           0x00CD0000
94
95 #define CONFIG_SYS_MONITOR_BASE         (CONFIG_SYS_FLASH_BASE + 0x400)
96 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 256 kB for Monitor */
97
98 #define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
99
100 /*
101  * For booting Linux, the board info and command line data
102  * have to be in the first 8 MB of memory, since this is
103  * the maximum mapped by the Linux kernel during initialization ??
104  */
105 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
106 #define CONFIG_SYS_BOOTM_LEN            (CONFIG_SYS_SDRAM_SIZE << 20)
107
108 /* FLASH organization */
109 #ifdef CONFIG_SYS_FLASH_CFI
110 #       define CONFIG_SYS_FLASH_SIZE            0x800000        /* Max size that the board might have */
111 #       define CONFIG_SYS_FLASH_CFI_WIDTH       FLASH_CFI_16BIT
112 #       define CONFIG_SYS_MAX_FLASH_BANKS       1       /* max number of memory banks */
113 #       define CONFIG_SYS_MAX_FLASH_SECT        254     /* max number of sectors on one chip */
114 #endif
115
116 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_CS0_BASE
117
118 /*
119  * Configuration for environment
120  * Environment is embedded in u-boot in the second sector of the flash
121  */
122
123 #define LDS_BOARD_TEXT \
124         . = DEFINED(env_offset) ? env_offset : .; \
125         env/embedded.o(.text*);
126
127 /* Cache Configuration */
128
129 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
130                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
131 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
132                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
133 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_CINV | CF_CACR_INVI)
134 #define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_SDRAM_BASE | \
135                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
136                                          CF_ACR_EN | CF_ACR_SM_ALL)
137 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_CENB | CF_CACR_CINV | \
138                                          CF_CACR_DISD | CF_CACR_INVI | \
139                                          CF_CACR_CEIB | CF_CACR_DCM | \
140                                          CF_CACR_EUSP)
141
142 /* Chipselect bank definitions */
143 /*
144  * CS0 - NOR Flash
145  * CS1 - Available
146  * CS2 - Available
147  * CS3 - Available
148  * CS4 - Available
149  * CS5 - Available
150  */
151 #define CONFIG_SYS_CS0_BASE             0
152 #define CONFIG_SYS_CS0_MASK             0x007F0001
153 #define CONFIG_SYS_CS0_CTRL             0x00001FA0
154
155 #endif                          /* _M5208EVBE_H */