1537b45cc1b45e5cab25a494966de93ceeed9391
[platform/kernel/u-boot.git] / include / configs / BSC9132QDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2013 Freescale Semiconductor, Inc.
4  */
5
6 /*
7  * BSC9132 QDS board configuration file
8  */
9
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #ifdef CONFIG_SDCARD
14 #define CONFIG_RAMBOOT_SDCARD
15 #define CONFIG_SYS_RAMBOOT
16 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
17 #endif
18 #ifdef CONFIG_SPIFLASH
19 #define CONFIG_RAMBOOT_SPIFLASH
20 #define CONFIG_SYS_RAMBOOT
21 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
22 #endif
23 #ifdef CONFIG_NAND_SECBOOT
24 #define CONFIG_RAMBOOT_NAND
25 #define CONFIG_SYS_RAMBOOT
26 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
27 #endif
28
29 #ifdef CONFIG_NAND
30 #define CONFIG_SPL_INIT_MINIMAL
31 #define CONFIG_SPL_FLUSH_IMAGE
32 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
33
34 #define CONFIG_SPL_MAX_SIZE             8192
35 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
36 #define CONFIG_SPL_RELOC_STACK          0x00100000
37 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
38 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
39 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
40 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0
41 #endif
42
43 #ifndef CONFIG_RESET_VECTOR_ADDRESS
44 #define CONFIG_RESET_VECTOR_ADDRESS     0x8ffffffc
45 #endif
46
47 #ifdef CONFIG_SPL_BUILD
48 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
49 #else
50 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
51 #endif
52
53 /* High Level Configuration Options */
54 #define CONFIG_SYS_HAS_SERDES           /* common SERDES init code */
55
56 #if defined(CONFIG_PCI)
57 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
58 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
59 #define CONFIG_PCI_INDIRECT_BRIDGE      /* indirect PCI bridge support */
60 #define CONFIG_FSL_PCIE_RESET           /* need PCIe reset errata */
61 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
62
63 /*
64  * PCI Windows
65  * Memory space is mapped 1-1, but I/O space must start from 0.
66  */
67 /* controller 1, Slot 1, tgtid 1, Base address a000 */
68 #define CONFIG_SYS_PCIE1_NAME           "PCIe Slot"
69 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x90000000
70 #define CONFIG_SYS_PCIE1_MEM_BUS        0x90000000
71 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x90000000
72 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000      /* 256M */
73 #define CONFIG_SYS_PCIE1_IO_VIRT        0xC0010000
74 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
75 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
76 #define CONFIG_SYS_PCIE1_IO_PHYS        0xC0010000
77
78 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
79 #endif
80
81 #define CONFIG_ENV_OVERWRITE
82
83 #if defined(CONFIG_SYS_CLK_100_DDR_100)
84 #define CONFIG_SYS_CLK_FREQ     100000000
85 #define CONFIG_DDR_CLK_FREQ     100000000
86 #elif defined(CONFIG_SYS_CLK_100_DDR_133)
87 #define CONFIG_SYS_CLK_FREQ     100000000
88 #define CONFIG_DDR_CLK_FREQ     133000000
89 #endif
90
91 #define CONFIG_HWCONFIG
92 /*
93  * These can be toggled for performance analysis, otherwise use default.
94  */
95 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
96 #define CONFIG_BTB                      /* enable branch predition */
97
98 #define CONFIG_SYS_MEMTEST_START        0x01000000      /* memtest works on */
99 #define CONFIG_SYS_MEMTEST_END          0x01ffffff
100
101 /* DDR Setup */
102 #define CONFIG_SYS_SPD_BUS_NUM          0
103 #define SPD_EEPROM_ADDRESS1             0x54 /* I2C access */
104 #define SPD_EEPROM_ADDRESS2             0x56 /* I2C access */
105
106 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
107
108 #define CONFIG_SYS_SDRAM_SIZE           (1024)
109 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
110 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
111
112 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
113
114 /* DDR3 Controller Settings */
115 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
116 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003F
117 #define CONFIG_SYS_DDR_CS0_CONFIG_1333  0x80004302
118 #define CONFIG_SYS_DDR_CS0_CONFIG_800   0x80014302
119 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
120 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
121 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
122 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
123 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
124 #define CONFIG_SYS_DDR1_CS0_BNDS       0x0040007F
125
126 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
127 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
128 #define CONFIG_SYS_DDR_RCW_1            0x00000000
129 #define CONFIG_SYS_DDR_RCW_2            0x00000000
130 #define CONFIG_SYS_DDR_CONTROL_800              0x470C0000
131 #define CONFIG_SYS_DDR_CONTROL_2_800    0x04401050
132 #define CONFIG_SYS_DDR_TIMING_4_800             0x00220001
133 #define CONFIG_SYS_DDR_TIMING_5_800             0x03402400
134
135 #define CONFIG_SYS_DDR_CONTROL_1333             0x470C0008
136 #define CONFIG_SYS_DDR_CONTROL_2_1333   0x24401010
137 #define CONFIG_SYS_DDR_TIMING_4_1333            0x00000001
138 #define CONFIG_SYS_DDR_TIMING_5_1333            0x03401400
139
140 #define CONFIG_SYS_DDR_TIMING_3_800             0x00020000
141 #define CONFIG_SYS_DDR_TIMING_0_800             0x00330004
142 #define CONFIG_SYS_DDR_TIMING_1_800             0x6f6B4846
143 #define CONFIG_SYS_DDR_TIMING_2_800             0x0FA8C8CF
144 #define CONFIG_SYS_DDR_CLK_CTRL_800             0x03000000
145 #define CONFIG_SYS_DDR_MODE_1_800               0x40461520
146 #define CONFIG_SYS_DDR_MODE_2_800               0x8000c000
147 #define CONFIG_SYS_DDR_INTERVAL_800             0x0C300000
148 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800        0x8655A608
149
150 #define CONFIG_SYS_DDR_TIMING_3_1333            0x01061000
151 #define CONFIG_SYS_DDR_TIMING_0_1333            0x00440104
152 #define CONFIG_SYS_DDR_TIMING_1_1333            0x98913A45
153 #define CONFIG_SYS_DDR_TIMING_2_1333            0x0FB8B114
154 #define CONFIG_SYS_DDR_CLK_CTRL_1333            0x02800000
155 #define CONFIG_SYS_DDR_MODE_1_1333              0x00061A50
156 #define CONFIG_SYS_DDR_MODE_2_1333              0x00100000
157 #define CONFIG_SYS_DDR_INTERVAL_1333            0x144E0513
158 #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333       0x8655F607
159
160 /*FIXME: the following params are constant w.r.t diff freq
161 combinations. this should be removed later
162 */
163 #if CONFIG_DDR_CLK_FREQ == 100000000
164 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
165 #define CONFIG_SYS_DDR_CONTROL          CONFIG_SYS_DDR_CONTROL_800
166 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
167 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
168 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
169 #elif CONFIG_DDR_CLK_FREQ == 133000000
170 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333
171 #define CONFIG_SYS_DDR_CONTROL          CONFIG_SYS_DDR_CONTROL_1333
172 #define CONFIG_SYS_DDR_CONTROL_2        CONFIG_SYS_DDR_CONTROL_2_1333
173 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333
174 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333
175 #else
176 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
177 #define CONFIG_SYS_DDR_CONTROL          CONFIG_SYS_DDR_CONTROL_800
178 #define CONFIG_SYS_DDR_CONTROL_2        CONFIG_SYS_DDR_CONTROL_2_800
179 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
180 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
181 #endif
182
183 /* relocated CCSRBAR */
184 #define CONFIG_SYS_CCSRBAR      CONFIG_SYS_CCSRBAR_DEFAULT
185 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR_DEFAULT
186
187 #define CONFIG_SYS_IMMR         CONFIG_SYS_CCSRBAR
188
189 /* DSP CCSRBAR */
190 #define CONFIG_SYS_FSL_DSP_CCSRBAR      CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
191 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
192
193 /*
194  * IFC Definitions
195  */
196 /* NOR Flash on IFC */
197
198 #define CONFIG_SYS_FLASH_BASE           0x88000000
199 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* Max number of sector: 32M */
200
201 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
202
203 #define CONFIG_SYS_NOR_CSPR     0x88000101
204 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
205 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(5)
206 /* NOR Flash Timing Params */
207
208 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x01) \
209                                 | FTIM0_NOR_TEADC(0x03) \
210                                 | FTIM0_NOR_TAVDS(0x00) \
211                                 | FTIM0_NOR_TEAHC(0x0f))
212 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x1d) \
213                                 | FTIM1_NOR_TRAD_NOR(0x09) \
214                                 | FTIM1_NOR_TSEQRAD_NOR(0x09))
215 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x1) \
216                                 | FTIM2_NOR_TCH(0x4) \
217                                 | FTIM2_NOR_TWPH(0x7) \
218                                 | FTIM2_NOR_TWP(0x1e))
219 #define CONFIG_SYS_NOR_FTIM3    0x0
220
221 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
222 #define CONFIG_SYS_FLASH_QUIET_TEST
223 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
224 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
225
226 #undef CONFIG_SYS_FLASH_CHECKSUM
227 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
228 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
229
230 /* CFI for NOR Flash */
231 #define CONFIG_SYS_FLASH_EMPTY_INFO
232
233 /* NAND Flash on IFC */
234 #define CONFIG_SYS_NAND_BASE            0xff800000
235 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
236
237 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
238                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
239                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
240                                 | CSPR_V)
241 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
242
243 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
244                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
245                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
246                                 | CSOR_NAND_RAL_2       /* RAL = 2Byes */ \
247                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
248                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
249                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
250
251 /* NAND Flash Timing Params */
252 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x03) \
253                                         | FTIM0_NAND_TWP(0x05) \
254                                         | FTIM0_NAND_TWCHT(0x02) \
255                                         | FTIM0_NAND_TWH(0x04))
256 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x1c) \
257                                         | FTIM1_NAND_TWBE(0x1e) \
258                                         | FTIM1_NAND_TRR(0x07) \
259                                         | FTIM1_NAND_TRP(0x05))
260 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x08) \
261                                         | FTIM2_NAND_TREH(0x04) \
262                                         | FTIM2_NAND_TWHRE(0x11))
263 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
264
265 #define CONFIG_SYS_NAND_DDR_LAW         11
266
267 /* NAND */
268 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
269 #define CONFIG_SYS_MAX_NAND_DEVICE      1
270
271 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
272
273 #ifndef CONFIG_SPL_BUILD
274 #define CONFIG_FSL_QIXIS
275 #endif
276 #ifdef CONFIG_FSL_QIXIS
277 #define CONFIG_SYS_FPGA_BASE    0xffb00000
278 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
279 #define QIXIS_BASE      CONFIG_SYS_FPGA_BASE
280 #define QIXIS_LBMAP_SWITCH      9
281 #define QIXIS_LBMAP_MASK        0x07
282 #define QIXIS_LBMAP_SHIFT       0
283 #define QIXIS_LBMAP_DFLTBANK            0x00
284 #define QIXIS_LBMAP_ALTBANK             0x04
285 #define QIXIS_RST_CTL_RESET             0x83
286 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
287 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
288 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
289
290 #define CONFIG_SYS_FPGA_BASE_PHYS       CONFIG_SYS_FPGA_BASE
291
292 #define CONFIG_SYS_CSPR2                (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \
293                                         | CSPR_PORT_SIZE_8 \
294                                         | CSPR_MSEL_GPCM \
295                                         | CSPR_V)
296 #define CONFIG_SYS_AMASK2               IFC_AMASK(64*1024)
297 #define CONFIG_SYS_CSOR2                0x0
298 /* CPLD Timing parameters for IFC CS3 */
299 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
300                                         FTIM0_GPCM_TEADC(0x0e) | \
301                                         FTIM0_GPCM_TEAHC(0x0e))
302 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
303                                         FTIM1_GPCM_TRAD(0x1f))
304 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
305                                         FTIM2_GPCM_TCH(0x8) | \
306                                         FTIM2_GPCM_TWP(0x1f))
307 #define CONFIG_SYS_CS2_FTIM3            0x0
308 #endif
309
310 /* Set up IFC registers for boot location NOR/NAND */
311 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
312 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
313 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
314 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
315 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
316 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
317 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
318 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
319 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
320 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
321 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
322 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
323 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
324 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
325 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
326 #else
327 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
328 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
329 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
330 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
331 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
332 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
333 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
334 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
335 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
336 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
337 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
338 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
339 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
340 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
341 #endif
342
343 #define CONFIG_SYS_INIT_RAM_LOCK
344 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* stack in RAM */
345 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
346
347 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
348                                                 - GENERATED_GBL_DATA_SIZE)
349 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
350
351 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
352 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc*/
353
354 /* Serial Port */
355 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
356 #define CONFIG_SYS_NS16550_SERIAL
357 #define CONFIG_SYS_NS16550_REG_SIZE     1
358 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
359 #ifdef CONFIG_SPL_BUILD
360 #define CONFIG_NS16550_MIN_FUNCTIONS
361 #endif
362
363 #define CONFIG_SYS_BAUDRATE_TABLE       \
364         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
365
366 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
367 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
368 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700)
369 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800)
370
371 #define CONFIG_SYS_I2C
372 #define CONFIG_SYS_I2C_FSL
373 #define CONFIG_SYS_FSL_I2C_SPEED        400800 /* I2C speed and slave address*/
374 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
375 #define CONFIG_SYS_FSL_I2C2_SPEED       400800 /* I2C speed and slave address*/
376 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
377 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
378 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
379
380 /* I2C EEPROM */
381 #define CONFIG_ID_EEPROM
382 #ifdef CONFIG_ID_EEPROM
383 #define CONFIG_SYS_I2C_EEPROM_NXID
384 #endif
385 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
386 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
387 #define CONFIG_SYS_EEPROM_BUS_NUM       0
388
389 /* enable read and write access to EEPROM */
390 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
391 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
392 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
393
394 /* I2C FPGA */
395 #define CONFIG_I2C_FPGA
396 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
397
398 #define CONFIG_RTC_DS3231
399 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
400
401 /*
402  * SPI interface will not be available in case of NAND boot SPI CS0 will be
403  * used for SLIC
404  */
405 /* eSPI - Enhanced SPI */
406
407 #if defined(CONFIG_TSEC_ENET)
408
409 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
410 #define CONFIG_TSEC1    1
411 #define CONFIG_TSEC1_NAME       "eTSEC1"
412 #define CONFIG_TSEC2    1
413 #define CONFIG_TSEC2_NAME       "eTSEC2"
414
415 #define TSEC1_PHY_ADDR          0
416 #define TSEC2_PHY_ADDR          1
417
418 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
419 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
420
421 #define TSEC1_PHYIDX            0
422 #define TSEC2_PHYIDX            0
423
424 #define CONFIG_ETHPRIME         "eTSEC1"
425
426 /* TBI PHY configuration for SGMII mode */
427 #define CONFIG_TSEC_TBICR_SETTINGS ( \
428                 TBICR_PHY_RESET \
429                 | TBICR_ANEG_ENABLE \
430                 | TBICR_FULL_DUPLEX \
431                 | TBICR_SPEED1_SET \
432                 )
433
434 #endif  /* CONFIG_TSEC_ENET */
435
436 #ifdef CONFIG_MMC
437 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
438 #endif
439
440 #ifdef CONFIG_USB_EHCI_HCD
441 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
442 #define CONFIG_USB_EHCI_FSL
443 #define CONFIG_HAS_FSL_DR_USB
444 #endif
445
446 /*
447  * Environment
448  */
449 #if defined(CONFIG_RAMBOOT_SDCARD)
450 #define CONFIG_FSL_FIXED_MMC_LOCATION
451 #define CONFIG_SYS_MMC_ENV_DEV          0
452 #define CONFIG_ENV_SIZE                 0x2000
453 #elif defined(CONFIG_RAMBOOT_SPIFLASH)
454 #define CONFIG_ENV_OFFSET       0x100000        /* 1MB */
455 #define CONFIG_ENV_SECT_SIZE    0x10000
456 #define CONFIG_ENV_SIZE         0x2000
457 #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
458 #define CONFIG_ENV_SIZE         CONFIG_SYS_NAND_BLOCK_SIZE
459 #define CONFIG_ENV_OFFSET       ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
460 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE)
461 #elif defined(CONFIG_SYS_RAMBOOT)
462 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_MONITOR_BASE - 0x1000)
463 #define CONFIG_ENV_SIZE                 0x2000
464 #else
465 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
466 #define CONFIG_ENV_SIZE         0x2000
467 #define CONFIG_ENV_SECT_SIZE    0x20000
468 #endif
469
470 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
471 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
472
473 /*
474  * Miscellaneous configurable options
475  */
476 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
477
478 /*
479  * For booting Linux, the board info and command line data
480  * have to be in the first 64 MB of memory, since this is
481  * the maximum mapped by the Linux kernel during initialization.
482  */
483 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
484 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
485
486 #if defined(CONFIG_CMD_KGDB)
487 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
488 #endif
489
490 /*
491  * Dynamic MTD Partition support with mtdparts
492  */
493 /*
494  * Environment Configuration
495  */
496
497 #if defined(CONFIG_TSEC_ENET)
498 #define CONFIG_HAS_ETH0
499 #define CONFIG_HAS_ETH1
500 #endif
501
502 #define CONFIG_HOSTNAME         "BSC9132qds"
503 #define CONFIG_ROOTPATH         "/opt/nfsroot"
504 #define CONFIG_BOOTFILE         "uImage"
505 #define CONFIG_UBOOTPATH        "u-boot.bin"
506
507 #ifdef CONFIG_SDCARD
508 #define CONFIG_DEF_HWCONFIG     "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
509 #else
510 #define CONFIG_DEF_HWCONFIG     "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0"
511 #endif
512
513 #define CONFIG_EXTRA_ENV_SETTINGS                               \
514         "netdev=eth0\0"                                         \
515         "uboot=" CONFIG_UBOOTPATH "\0"                          \
516         "loadaddr=1000000\0"                    \
517         "bootfile=uImage\0"     \
518         "consoledev=ttyS0\0"                            \
519         "ramdiskaddr=2000000\0"                 \
520         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
521         "fdtaddr=1e00000\0"                             \
522         "fdtfile=bsc9132qds.dtb\0"              \
523         "bdev=sda1\0"   \
524         CONFIG_DEF_HWCONFIG\
525         "othbootargs=mem=880M ramdisk_size=600000 " \
526                 "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \
527                 "isolcpus=0\0" \
528         "usbext2boot=setenv bootargs root=/dev/ram rw " \
529                 "console=$consoledev,$baudrate $othbootargs; "  \
530                 "usb start;"                    \
531                 "ext2load usb 0:4 $loadaddr $bootfile;"         \
532                 "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
533                 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
534                 "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
535         "debug_halt_off=mw ff7e0e30 0xf0000000;"
536
537 #define CONFIG_NFSBOOTCOMMAND   \
538         "setenv bootargs root=/dev/nfs rw "     \
539         "nfsroot=$serverip:$rootpath "  \
540         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
541         "console=$consoledev,$baudrate $othbootargs;" \
542         "tftp $loadaddr $bootfile;"     \
543         "tftp $fdtaddr $fdtfile;"       \
544         "bootm $loadaddr - $fdtaddr"
545
546 #define CONFIG_HDBOOT   \
547         "setenv bootargs root=/dev/$bdev rw rootdelay=30 "      \
548         "console=$consoledev,$baudrate $othbootargs;" \
549         "usb start;"    \
550         "ext2load usb 0:1 $loadaddr /boot/$bootfile;"   \
551         "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"     \
552         "bootm $loadaddr - $fdtaddr"
553
554 #define CONFIG_RAMBOOTCOMMAND           \
555         "setenv bootargs root=/dev/ram rw "     \
556         "console=$consoledev,$baudrate $othbootargs; "  \
557         "tftp $ramdiskaddr $ramdiskfile;"       \
558         "tftp $loadaddr $bootfile;"             \
559         "tftp $fdtaddr $fdtfile;"               \
560         "bootm $loadaddr $ramdiskaddr $fdtaddr"
561
562 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
563
564 #include <asm/fsl_secure_boot.h>
565
566 #endif  /* __CONFIG_H */