configs: Migrate the various SPL_BOOT_xxx choices for PowerPC
[platform/kernel/u-boot.git] / include / configs / BSC9131RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2012 Freescale Semiconductor, Inc.
4  */
5
6 /*
7  * BSC9131 RDB board configuration file
8  */
9
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #define CONFIG_NAND_FSL_IFC
14
15 #ifdef CONFIG_SPIFLASH
16 #define CONFIG_RAMBOOT_SPIFLASH
17 #define CONFIG_SYS_RAMBOOT
18 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
19 #endif
20
21 #ifdef CONFIG_NAND
22 #define CONFIG_SPL_INIT_MINIMAL
23 #define CONFIG_SPL_FLUSH_IMAGE
24 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
25
26 #define CONFIG_SPL_MAX_SIZE             8192
27 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
28 #define CONFIG_SPL_RELOC_STACK          0x00100000
29 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
30 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
31 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
32 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0
33 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
34 #endif
35
36 #ifdef CONFIG_SPL_BUILD
37 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
38 #else
39 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
40 #endif
41
42 /* High Level Configuration Options */
43
44 #define CONFIG_ENV_OVERWRITE
45
46 #define CONFIG_DDR_CLK_FREQ     66666666 /* DDRCLK on 9131 RDB */
47 #if defined(CONFIG_SYS_CLK_100)
48 #define CONFIG_SYS_CLK_FREQ    100000000 /* SYSCLK for 9131 RDB */
49 #else
50 #define CONFIG_SYS_CLK_FREQ     66666666 /* SYSCLK for 9131 RDB */
51 #endif
52
53 #define CONFIG_HWCONFIG
54 /*
55  * These can be toggled for performance analysis, otherwise use default.
56  */
57 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
58 #define CONFIG_BTB                      /* enable branch predition */
59
60 #define CONFIG_SYS_MEMTEST_START        0x01000000      /* memtest works on */
61 #define CONFIG_SYS_MEMTEST_END          0x01ffffff
62
63 /* DDR Setup */
64 #undef CONFIG_SYS_DDR_RAW_TIMING
65 #undef CONFIG_DDR_SPD
66 #define CONFIG_SYS_SPD_BUS_NUM          0
67 #define SPD_EEPROM_ADDRESS              0x52 /* I2C access */
68
69 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
70
71 #ifndef __ASSEMBLY__
72 extern unsigned long get_sdram_size(void);
73 #endif
74 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
75 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
76 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
77
78 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
79 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
80
81 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
82 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
83 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
84
85 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
86 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
87 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
88 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
89
90 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
91 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
92 #define CONFIG_SYS_DDR_RCW_1            0x00000000
93 #define CONFIG_SYS_DDR_RCW_2            0x00000000
94 #define CONFIG_SYS_DDR_CONTROL          0xC70C0000      /* Type = DDR3  */
95 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
96 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
97 #define CONFIG_SYS_DDR_TIMING_5         0x02401400
98
99 #define CONFIG_SYS_DDR_TIMING_3_800             0x00030000
100 #define CONFIG_SYS_DDR_TIMING_0_800             0x00110104
101 #define CONFIG_SYS_DDR_TIMING_1_800             0x6f6b8644
102 #define CONFIG_SYS_DDR_TIMING_2_800             0x0fa888cf
103 #define CONFIG_SYS_DDR_CLK_CTRL_800             0x03000000
104 #define CONFIG_SYS_DDR_MODE_1_800               0x00441420
105 #define CONFIG_SYS_DDR_MODE_2_800               0x8000c000
106 #define CONFIG_SYS_DDR_INTERVAL_800             0x0c300100
107 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800        0x8675f608
108
109 /*
110  * Base addresses -- Note these are effective addresses where the
111  * actual resources get mapped (not physical addresses)
112  */
113 /* relocated CCSRBAR */
114 #define CONFIG_SYS_CCSRBAR      CONFIG_SYS_CCSRBAR_DEFAULT
115 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR_DEFAULT
116
117 #define CONFIG_SYS_IMMR         CONFIG_SYS_CCSRBAR      /* PQII uses */
118                                                         /* CONFIG_SYS_IMMR */
119 /* DSP CCSRBAR */
120 #define CONFIG_SYS_FSL_DSP_CCSRBAR      CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
121 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
122
123 /*
124  * Memory map
125  *
126  * 0x0000_0000  0x3FFF_FFFF     DDR                     1G cacheable
127  * 0x8800_0000  0x8810_0000     IFC internal SRAM               1M
128  * 0xB000_0000  0xB0FF_FFFF     DSP core M2 memory      16M
129  * 0xC100_0000  0xC13F_FFFF     MAPLE-2F                4M
130  * 0xC1F0_0000  0xC1F3_FFFF     PA L2 SRAM Region 0     256K
131  * 0xC1F8_0000  0xC1F9_FFFF     PA L2 SRAM Region 1     128K
132  * 0xFED0_0000  0xFED0_3FFF     SEC Secured RAM         16K
133  * 0xFF60_0000  0xFF6F_FFFF     DSP CCSR                1M
134  * 0xFF70_0000  0xFF7F_FFFF     PA CCSR                 1M
135  * 0xFF80_0000  0xFFFF_FFFF     Boot Page & NAND flash buffer   8M
136  *
137  */
138
139 /*
140  * IFC Definitions
141  */
142
143 /* NAND Flash on IFC */
144 #define CONFIG_SYS_NAND_BASE            0xff800000
145 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
146
147 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
148                                 | CSPR_PORT_SIZE_8      /* Port Size = 8 bit*/ \
149                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
150                                 | CSPR_V)
151 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
152
153 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
154                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
155                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
156                                 | CSOR_NAND_RAL_2       /* RAL = 2Byes */ \
157                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
158                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
159                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
160
161 /* NAND Flash Timing Params */
162 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x03)  \
163                                         | FTIM0_NAND_TWP(0x05)   \
164                                         | FTIM0_NAND_TWCHT(0x02) \
165                                         | FTIM0_NAND_TWH(0x04))
166 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x1C) \
167                                         | FTIM1_NAND_TWBE(0x1E) \
168                                         | FTIM1_NAND_TRR(0x07)  \
169                                         | FTIM1_NAND_TRP(0x05))
170 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x08)  \
171                                         | FTIM2_NAND_TREH(0x04) \
172                                         | FTIM2_NAND_TWHRE(0x11))
173 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
174
175 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
176 #define CONFIG_SYS_MAX_NAND_DEVICE      1
177 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
178
179 #define CONFIG_SYS_NAND_DDR_LAW         11
180
181 /* Set up IFC registers for boot location NAND */
182 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
183 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
184 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
185 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
186 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
187 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
188 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
189
190 #define CONFIG_SYS_INIT_RAM_LOCK
191 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* stack in RAM */
192 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000/* End of used area in RAM */
193
194 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
195                                                 - GENERATED_GBL_DATA_SIZE)
196 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
197
198 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
199 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc*/
200
201 /* Serial Port */
202 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
203 #define CONFIG_SYS_NS16550_SERIAL
204 #define CONFIG_SYS_NS16550_REG_SIZE     1
205 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
206 #ifdef CONFIG_SPL_BUILD
207 #define CONFIG_NS16550_MIN_FUNCTIONS
208 #endif
209
210 #define CONFIG_SYS_BAUDRATE_TABLE       \
211         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
212
213 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
214
215 #define CONFIG_SYS_I2C
216 #define CONFIG_SYS_I2C_FSL
217 #define CONFIG_SYS_FSL_I2C_SPEED        400000
218 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
219 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
220
221 /* I2C EEPROM */
222 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
223 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
224 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
225
226 /* eSPI - Enhanced SPI */
227
228 #if defined(CONFIG_TSEC_ENET)
229
230 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
231 #define CONFIG_TSEC1    1
232 #define CONFIG_TSEC1_NAME       "eTSEC1"
233 #define CONFIG_TSEC2    1
234 #define CONFIG_TSEC2_NAME       "eTSEC2"
235
236 #define TSEC1_PHY_ADDR          0
237 #define TSEC2_PHY_ADDR          3
238
239 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
240 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
241
242 #define TSEC1_PHYIDX            0
243
244 #define TSEC2_PHYIDX            0
245
246 #define CONFIG_ETHPRIME         "eTSEC1"
247
248 #endif  /* CONFIG_TSEC_ENET */
249
250 /*
251  * Environment
252  */
253 #if defined(CONFIG_RAMBOOT_SPIFLASH)
254 #define CONFIG_ENV_OFFSET       0x100000        /* 1MB */
255 #define CONFIG_ENV_SECT_SIZE    0x10000
256 #define CONFIG_ENV_SIZE         0x2000
257 #elif defined(CONFIG_NAND)
258 #define CONFIG_ENV_SIZE         CONFIG_SYS_NAND_BLOCK_SIZE
259 #define CONFIG_ENV_OFFSET       ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
260 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE)
261 #elif defined(CONFIG_SYS_RAMBOOT)
262 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
263 #define CONFIG_ENV_SIZE         0x2000
264 #endif
265
266 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
267 #define CONFIG_SYS_LOADS_BAUD_CHANGE            /* allow baudrate change */
268
269 /*
270  * Miscellaneous configurable options
271  */
272 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
273
274 #if defined(CONFIG_CMD_KGDB)
275 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
276 #else
277 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
278 #endif
279 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
280
281 /*
282  * For booting Linux, the board info and command line data
283  * have to be in the first 64 MB of memory, since this is
284  * the maximum mapped by the Linux kernel during initialization.
285  */
286 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
287 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
288
289 #if defined(CONFIG_CMD_KGDB)
290 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
291 #endif
292
293 #ifdef CONFIG_USB_EHCI_HCD
294 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
295 #define CONFIG_USB_EHCI_FSL
296 #define CONFIG_HAS_FSL_DR_USB
297 #endif
298
299 /*
300  * Dynamic MTD Partition support with mtdparts
301  */
302
303 /*
304  * Environment Configuration
305  */
306
307 #if defined(CONFIG_TSEC_ENET)
308 #define CONFIG_HAS_ETH0
309 #endif
310
311 #define CONFIG_HOSTNAME         "BSC9131rdb"
312 #define CONFIG_ROOTPATH         "/opt/nfsroot"
313 #define CONFIG_BOOTFILE         "uImage"
314 #define CONFIG_UBOOTPATH        "u-boot.bin" /* U-Boot image on TFTP server */
315
316 #define CONFIG_EXTRA_ENV_SETTINGS                               \
317         "netdev=eth0\0"                                         \
318         "uboot=" CONFIG_UBOOTPATH "\0"                          \
319         "loadaddr=1000000\0"                    \
320         "bootfile=uImage\0"     \
321         "consoledev=ttyS0\0"                            \
322         "ramdiskaddr=2000000\0"                 \
323         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
324         "fdtaddr=1e00000\0"                             \
325         "fdtfile=bsc9131rdb.dtb\0"              \
326         "bdev=sda1\0"   \
327         "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"    \
328         "bootm_size=0x37000000\0"       \
329         "othbootargs=ramdisk_size=600000 " \
330         "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
331         "usbext2boot=setenv bootargs root=/dev/ram rw " \
332         "console=$consoledev,$baudrate $othbootargs; "  \
333         "usb start;"                    \
334         "ext2load usb 0:4 $loadaddr $bootfile;"         \
335         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
336         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
337         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
338
339 #define CONFIG_RAMBOOTCOMMAND           \
340         "setenv bootargs root=/dev/ram rw "     \
341         "console=$consoledev,$baudrate $othbootargs; "  \
342         "tftp $ramdiskaddr $ramdiskfile;"       \
343         "tftp $loadaddr $bootfile;"             \
344         "tftp $fdtaddr $fdtfile;"               \
345         "bootm $loadaddr $ramdiskaddr $fdtaddr"
346
347 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
348
349 #endif  /* __CONFIG_H */