1c580b93a8b65699e9ca3de57632c9ed79ad7417
[platform/kernel/u-boot.git] / include / configs / B4860QDS.h
1 /*
2  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_DISPLAY_BOARDINFO
11
12 /*
13  * B4860 QDS board configuration file
14  */
15 #define CONFIG_B4860QDS
16 #define CONFIG_PHYS_64BIT
17
18 #ifdef CONFIG_RAMBOOT_PBL
19 #define CONFIG_SYS_FSL_PBL_PBI  $(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
20 #define CONFIG_SYS_FSL_PBL_RCW  $(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
21 #ifndef CONFIG_NAND
22 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
23 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
24 #else
25 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
26 #define CONFIG_SPL_ENV_SUPPORT
27 #define CONFIG_SPL_SERIAL_SUPPORT
28 #define CONFIG_SPL_FLUSH_IMAGE
29 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
30 #define CONFIG_SPL_LIBGENERIC_SUPPORT
31 #define CONFIG_SPL_LIBCOMMON_SUPPORT
32 #define CONFIG_SPL_I2C_SUPPORT
33 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
34 #define CONFIG_FSL_LAW                 /* Use common FSL init code */
35 #define CONFIG_SYS_TEXT_BASE            0x00201000
36 #define CONFIG_SPL_TEXT_BASE            0xFFFD8000
37 #define CONFIG_SPL_PAD_TO               0x40000
38 #define CONFIG_SPL_MAX_SIZE             0x28000
39 #define RESET_VECTOR_OFFSET             0x27FFC
40 #define BOOT_PAGE_OFFSET                0x27000
41 #define CONFIG_SPL_NAND_SUPPORT
42 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
43 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
44 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
45 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
46 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
47 #define CONFIG_SPL_NAND_BOOT
48 #ifdef CONFIG_SPL_BUILD
49 #define CONFIG_SPL_SKIP_RELOCATE
50 #define CONFIG_SPL_COMMON_INIT_DDR
51 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
52 #define CONFIG_SYS_NO_FLASH
53 #endif
54 #endif
55 #endif
56
57 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
58 /* Set 1M boot space */
59 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
60 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
61                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
62 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
63 #define CONFIG_SYS_NO_FLASH
64 #endif
65
66 /* High Level Configuration Options */
67 #define CONFIG_BOOKE
68 #define CONFIG_E500                     /* BOOKE e500 family */
69 #define CONFIG_E500MC                   /* BOOKE e500mc family */
70 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
71 #define CONFIG_MP                       /* support multiple processors */
72
73 #ifndef CONFIG_SYS_TEXT_BASE
74 #define CONFIG_SYS_TEXT_BASE    0xeff40000
75 #endif
76
77 #ifndef CONFIG_RESET_VECTOR_ADDRESS
78 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
79 #endif
80
81 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
82 #define CONFIG_SYS_NUM_CPC              CONFIG_NUM_DDR_CONTROLLERS
83 #define CONFIG_FSL_IFC                  /* Enable IFC Support */
84 #define CONFIG_FSL_CAAM                 /* Enable SEC/CAAM */
85 #define CONFIG_PCI                      /* Enable PCI/PCIE */
86 #define CONFIG_PCIE1                    /* PCIE controler 1 */
87 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
88 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
89
90 #ifndef CONFIG_PPC_B4420
91 #define CONFIG_SYS_SRIO
92 #define CONFIG_SRIO1                    /* SRIO port 1 */
93 #define CONFIG_SRIO2                    /* SRIO port 2 */
94 #define CONFIG_SRIO_PCIE_BOOT_MASTER
95 #endif
96
97 #define CONFIG_FSL_LAW                  /* Use common FSL init code */
98
99 /* I2C bus multiplexer */
100 #define I2C_MUX_PCA_ADDR                0x77
101
102 /* VSC Crossbar switches */
103 #define CONFIG_VSC_CROSSBAR
104 #define I2C_CH_DEFAULT                  0x8
105 #define I2C_CH_VSC3316                  0xc
106 #define I2C_CH_VSC3308                  0xd
107
108 #define VSC3316_TX_ADDRESS              0x70
109 #define VSC3316_RX_ADDRESS              0x71
110 #define VSC3308_TX_ADDRESS              0x02
111 #define VSC3308_RX_ADDRESS              0x03
112
113 /* IDT clock synthesizers */
114 #define CONFIG_IDT8T49N222A
115 #define I2C_CH_IDT                     0x9
116
117 #define IDT_SERDES1_ADDRESS            0x6E
118 #define IDT_SERDES2_ADDRESS            0x6C
119
120 /* Voltage monitor on channel 2*/
121 #define I2C_MUX_CH_VOL_MONITOR          0xa
122 #define I2C_VOL_MONITOR_ADDR            0x40
123 #define I2C_VOL_MONITOR_BUS_V_OFFSET    0x2
124 #define I2C_VOL_MONITOR_BUS_V_OVF       0x1
125 #define I2C_VOL_MONITOR_BUS_V_SHIFT     3
126
127 #define CONFIG_ZM7300
128 #define I2C_MUX_CH_DPM                  0xa
129 #define I2C_DPM_ADDR                    0x28
130
131 #define CONFIG_ENV_OVERWRITE
132
133 #ifdef CONFIG_SYS_NO_FLASH
134 #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
135 #define CONFIG_ENV_IS_NOWHERE
136 #endif
137 #else
138 #define CONFIG_FLASH_CFI_DRIVER
139 #define CONFIG_SYS_FLASH_CFI
140 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
141 #endif
142
143 #if defined(CONFIG_SPIFLASH)
144 #define CONFIG_SYS_EXTRA_ENV_RELOC
145 #define CONFIG_ENV_IS_IN_SPI_FLASH
146 #define CONFIG_ENV_SPI_BUS              0
147 #define CONFIG_ENV_SPI_CS               0
148 #define CONFIG_ENV_SPI_MAX_HZ           10000000
149 #define CONFIG_ENV_SPI_MODE             0
150 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
151 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
152 #define CONFIG_ENV_SECT_SIZE            0x10000
153 #elif defined(CONFIG_SDCARD)
154 #define CONFIG_SYS_EXTRA_ENV_RELOC
155 #define CONFIG_ENV_IS_IN_MMC
156 #define CONFIG_SYS_MMC_ENV_DEV          0
157 #define CONFIG_ENV_SIZE                 0x2000
158 #define CONFIG_ENV_OFFSET               (512 * 1097)
159 #elif defined(CONFIG_NAND)
160 #define CONFIG_SYS_EXTRA_ENV_RELOC
161 #define CONFIG_ENV_IS_IN_NAND
162 #define CONFIG_ENV_SIZE                 0x2000
163 #define CONFIG_ENV_OFFSET               (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
164 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
165 #define CONFIG_ENV_IS_IN_REMOTE
166 #define CONFIG_ENV_ADDR         0xffe20000
167 #define CONFIG_ENV_SIZE         0x2000
168 #elif defined(CONFIG_ENV_IS_NOWHERE)
169 #define CONFIG_ENV_SIZE         0x2000
170 #else
171 #define CONFIG_ENV_IS_IN_FLASH
172 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
173 #define CONFIG_ENV_SIZE         0x2000
174 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
175 #endif
176
177 #ifndef __ASSEMBLY__
178 unsigned long get_board_sys_clk(void);
179 unsigned long get_board_ddr_clk(void);
180 #endif
181 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk() /* sysclk for MPC85xx */
182 #define CONFIG_DDR_CLK_FREQ     get_board_ddr_clk()
183
184 /*
185  * These can be toggled for performance analysis, otherwise use default.
186  */
187 #define CONFIG_SYS_CACHE_STASHING
188 #define CONFIG_BTB                      /* toggle branch predition */
189 #define CONFIG_DDR_ECC
190 #ifdef CONFIG_DDR_ECC
191 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
192 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
193 #endif
194
195 #define CONFIG_ENABLE_36BIT_PHYS
196
197 #ifdef CONFIG_PHYS_64BIT
198 #define CONFIG_ADDR_MAP
199 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
200 #endif
201
202 #if 0
203 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
204 #endif
205 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
206 #define CONFIG_SYS_MEMTEST_END          0x00400000
207 #define CONFIG_SYS_ALT_MEMTEST
208 #define CONFIG_PANIC_HANG       /* do not reset board on panic */
209
210 /*
211  *  Config the L3 Cache as L3 SRAM
212  */
213 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
214 #define CONFIG_SYS_L3_SIZE              256 << 10
215 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
216 #ifdef CONFIG_NAND
217 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
218 #endif
219 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
220 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
221 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
222 #define CONFIG_SPL_RELOC_STACK_SIZE     (22 << 10)
223
224 #ifdef CONFIG_PHYS_64BIT
225 #define CONFIG_SYS_DCSRBAR              0xf0000000
226 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
227 #endif
228
229 /* EEPROM */
230 #define CONFIG_ID_EEPROM
231 #define CONFIG_SYS_I2C_EEPROM_NXID
232 #define CONFIG_SYS_EEPROM_BUS_NUM       0
233 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
234 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
235 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
236 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
237
238 /*
239  * DDR Setup
240  */
241 #define CONFIG_VERY_BIG_RAM
242 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
243 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
244
245 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
246 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
247 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
248
249 #define CONFIG_DDR_SPD
250 #define CONFIG_SYS_DDR_RAW_TIMING
251 #define CONFIG_SYS_FSL_DDR3
252 #ifndef CONFIG_SPL_BUILD
253 #define CONFIG_FSL_DDR_INTERACTIVE
254 #endif
255
256 #define CONFIG_SYS_SPD_BUS_NUM  0
257 #define SPD_EEPROM_ADDRESS1     0x51
258 #define SPD_EEPROM_ADDRESS2     0x53
259
260 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
261 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
262
263 /*
264  * IFC Definitions
265  */
266 #define CONFIG_SYS_FLASH_BASE   0xe0000000
267 #ifdef CONFIG_PHYS_64BIT
268 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
269 #else
270 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
271 #endif
272
273 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
274 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
275                                 + 0x8000000) | \
276                                 CSPR_PORT_SIZE_16 | \
277                                 CSPR_MSEL_NOR | \
278                                 CSPR_V)
279 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
280 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
281                                 CSPR_PORT_SIZE_16 | \
282                                 CSPR_MSEL_NOR | \
283                                 CSPR_V)
284 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128 * 1024 * 1024)
285 /* NOR Flash Timing Params */
286 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(4)
287 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x01) | \
288                                 FTIM0_NOR_TEADC(0x04) | \
289                                 FTIM0_NOR_TEAHC(0x20))
290 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
291                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
292                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
293 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x01) | \
294                                 FTIM2_NOR_TCH(0x0E) | \
295                                 FTIM2_NOR_TWPH(0x0E) | \
296                                 FTIM2_NOR_TWP(0x1c))
297 #define CONFIG_SYS_NOR_FTIM3    0x0
298
299 #define CONFIG_SYS_FLASH_QUIET_TEST
300 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
301
302 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
303 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
304 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
305 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
306
307 #define CONFIG_SYS_FLASH_EMPTY_INFO
308 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
309                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
310
311 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
312 #define CONFIG_FSL_QIXIS_V2
313 #define QIXIS_BASE              0xffdf0000
314 #ifdef CONFIG_PHYS_64BIT
315 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
316 #else
317 #define QIXIS_BASE_PHYS         QIXIS_BASE
318 #endif
319 #define QIXIS_LBMAP_SWITCH              0x01
320 #define QIXIS_LBMAP_MASK                0x0f
321 #define QIXIS_LBMAP_SHIFT               0
322 #define QIXIS_LBMAP_DFLTBANK            0x00
323 #define QIXIS_LBMAP_ALTBANK             0x02
324 #define QIXIS_RST_CTL_RESET             0x31
325 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
326 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
327 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
328
329 #define CONFIG_SYS_CSPR3_EXT    (0xf)
330 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
331                                 | CSPR_PORT_SIZE_8 \
332                                 | CSPR_MSEL_GPCM \
333                                 | CSPR_V)
334 #define CONFIG_SYS_AMASK3       IFC_AMASK(4 * 1024)
335 #define CONFIG_SYS_CSOR3        0x0
336 /* QIXIS Timing parameters for IFC CS3 */
337 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
338                                         FTIM0_GPCM_TEADC(0x0e) | \
339                                         FTIM0_GPCM_TEAHC(0x0e))
340 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
341                                         FTIM1_GPCM_TRAD(0x1f))
342 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
343                                         FTIM2_GPCM_TCH(0x8) | \
344                                         FTIM2_GPCM_TWP(0x1f))
345 #define CONFIG_SYS_CS3_FTIM3            0x0
346
347 /* NAND Flash on IFC */
348 #define CONFIG_NAND_FSL_IFC
349 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
350 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
351 #define CONFIG_SYS_NAND_BASE            0xff800000
352 #ifdef CONFIG_PHYS_64BIT
353 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
354 #else
355 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
356 #endif
357
358 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
359 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
360                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
361                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
362                                 | CSPR_V)
363 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
364
365 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
366                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
367                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
368                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */ \
369                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
370                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
371                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
372
373 #define CONFIG_SYS_NAND_ONFI_DETECTION
374
375 /* ONFI NAND Flash mode0 Timing Params */
376 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
377                                         FTIM0_NAND_TWP(0x18)   | \
378                                         FTIM0_NAND_TWCHT(0x07) | \
379                                         FTIM0_NAND_TWH(0x0a))
380 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
381                                         FTIM1_NAND_TWBE(0x39)  | \
382                                         FTIM1_NAND_TRR(0x0e)   | \
383                                         FTIM1_NAND_TRP(0x18))
384 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
385                                         FTIM2_NAND_TREH(0x0a) | \
386                                         FTIM2_NAND_TWHRE(0x1e))
387 #define CONFIG_SYS_NAND_FTIM3           0x0
388
389 #define CONFIG_SYS_NAND_DDR_LAW         11
390
391 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
392 #define CONFIG_SYS_MAX_NAND_DEVICE      1
393 #define CONFIG_CMD_NAND
394
395 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
396
397 #if defined(CONFIG_NAND)
398 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
399 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
400 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
401 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
402 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
403 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
404 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
405 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
406 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
407 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR
408 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
409 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
410 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
411 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
412 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
413 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
414 #else
415 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
416 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
417 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
418 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
419 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
420 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
421 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
422 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
423 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
424 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
425 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
426 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
427 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
428 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
429 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
430 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
431 #endif
432 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
433 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
434 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
435 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
436 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
437 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
438 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
439 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
440
441 #ifdef CONFIG_SPL_BUILD
442 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
443 #else
444 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
445 #endif
446
447 #if defined(CONFIG_RAMBOOT_PBL)
448 #define CONFIG_SYS_RAMBOOT
449 #endif
450
451 #define CONFIG_BOARD_EARLY_INIT_R
452 #define CONFIG_MISC_INIT_R
453
454 #define CONFIG_HWCONFIG
455
456 /* define to use L1 as initial stack */
457 #define CONFIG_L1_INIT_RAM
458 #define CONFIG_SYS_INIT_RAM_LOCK
459 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
460 #ifdef CONFIG_PHYS_64BIT
461 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
462 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
463 /* The assembler doesn't like typecast */
464 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
465         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
466           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
467 #else
468 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   0xfe03c000 /* Initial L1 address */
469 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
470 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
471 #endif
472 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
473
474 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
475                                         GENERATED_GBL_DATA_SIZE)
476 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
477
478 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
479 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
480
481 /* Serial Port - controlled on board with jumper J8
482  * open - index 2
483  * shorted - index 1
484  */
485 #define CONFIG_CONS_INDEX       1
486 #define CONFIG_SYS_NS16550_SERIAL
487 #define CONFIG_SYS_NS16550_REG_SIZE     1
488 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
489
490 #define CONFIG_SYS_BAUDRATE_TABLE       \
491         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
492
493 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
494 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
495 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
496 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
497 #ifndef CONFIG_SPL_BUILD
498 #define CONFIG_SYS_CONSOLE_IS_IN_ENV    /* determine from environment */
499 #endif
500
501
502 /* Use the HUSH parser */
503 #define CONFIG_SYS_HUSH_PARSER
504 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
505
506 /* pass open firmware flat tree */
507 #define CONFIG_OF_BOARD_SETUP
508 #define CONFIG_OF_STDOUT_VIA_ALIAS
509
510 /* new uImage format support */
511 #define CONFIG_FIT
512 #define CONFIG_FIT_VERBOSE      /* enable fit_format_{error,warning}() */
513
514 /* I2C */
515 #define CONFIG_SYS_I2C
516 #define CONFIG_SYS_I2C_FSL              /* Use FSL common I2C driver */
517 #define CONFIG_SYS_FSL_I2C_SPEED        400000  /* I2C speed in Hz */
518 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
519 #define CONFIG_SYS_FSL_I2C2_SPEED       400000  /* I2C speed in Hz */
520 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
521 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
522 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x119000
523
524 /*
525  * RTC configuration
526  */
527 #define RTC
528 #define CONFIG_RTC_DS3231               1
529 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
530
531 /*
532  * RapidIO
533  */
534 #ifdef CONFIG_SYS_SRIO
535 #ifdef CONFIG_SRIO1
536 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
537 #ifdef CONFIG_PHYS_64BIT
538 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
539 #else
540 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
541 #endif
542 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
543 #endif
544
545 #ifdef CONFIG_SRIO2
546 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
547 #ifdef CONFIG_PHYS_64BIT
548 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
549 #else
550 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
551 #endif
552 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
553 #endif
554 #endif
555
556 /*
557  * for slave u-boot IMAGE instored in master memory space,
558  * PHYS must be aligned based on the SIZE
559  */
560 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
561 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
562 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
563 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
564 /*
565  * for slave UCODE and ENV instored in master memory space,
566  * PHYS must be aligned based on the SIZE
567  */
568 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
569 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
570 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
571
572 /* slave core release by master*/
573 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
574 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
575
576 /*
577  * SRIO_PCIE_BOOT - SLAVE
578  */
579 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
580 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
581 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
582                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
583 #endif
584
585 /*
586  * eSPI - Enhanced SPI
587  */
588 #define CONFIG_CMD_SF
589 #define CONFIG_SF_DEFAULT_SPEED         10000000
590 #define CONFIG_SF_DEFAULT_MODE          0
591
592 /*
593  * MAPLE
594  */
595 #ifdef CONFIG_PHYS_64BIT
596 #define CONFIG_SYS_MAPLE_MEM_PHYS      0xFA0000000ull
597 #else
598 #define CONFIG_SYS_MAPLE_MEM_PHYS      0xA0000000
599 #endif
600
601 /*
602  * General PCI
603  * Memory space is mapped 1-1, but I/O space must start from 0.
604  */
605
606 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
607 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
608 #ifdef CONFIG_PHYS_64BIT
609 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
610 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
611 #else
612 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
613 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
614 #endif
615 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
616 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
617 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
618 #ifdef CONFIG_PHYS_64BIT
619 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
620 #else
621 #define CONFIG_SYS_PCIE1_IO_PHYS        0xf8000000
622 #endif
623 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
624
625 /* Qman/Bman */
626 #ifndef CONFIG_NOBQFMAN
627 #define CONFIG_SYS_DPAA_QBMAN           /* Support Q/Bman */
628 #define CONFIG_SYS_BMAN_NUM_PORTALS     25
629 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
630 #ifdef CONFIG_PHYS_64BIT
631 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
632 #else
633 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
634 #endif
635 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
636 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
637 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
638 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
639 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
640 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
641                                         CONFIG_SYS_BMAN_CENA_SIZE)
642 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
643 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
644 #define CONFIG_SYS_QMAN_NUM_PORTALS     25
645 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
646 #ifdef CONFIG_PHYS_64BIT
647 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
648 #else
649 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
650 #endif
651 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
652 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
653 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
654 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
655 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
656 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
657                                         CONFIG_SYS_QMAN_CENA_SIZE)
658 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
659 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
660
661 #define CONFIG_SYS_DPAA_FMAN
662
663 #define CONFIG_SYS_DPAA_RMAN
664
665 /* Default address of microcode for the Linux Fman driver */
666 #if defined(CONFIG_SPIFLASH)
667 /*
668  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
669  * env, so we got 0x110000.
670  */
671 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
672 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
673 #elif defined(CONFIG_SDCARD)
674 /*
675  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
676  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
677  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
678  */
679 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
680 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1130)
681 #elif defined(CONFIG_NAND)
682 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
683 #define CONFIG_SYS_FMAN_FW_ADDR (13 * CONFIG_SYS_NAND_BLOCK_SIZE)
684 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
685 /*
686  * Slave has no ucode locally, it can fetch this from remote. When implementing
687  * in two corenet boards, slave's ucode could be stored in master's memory
688  * space, the address can be mapped from slave TLB->slave LAW->
689  * slave SRIO or PCIE outbound window->master inbound window->
690  * master LAW->the ucode address in master's memory space.
691  */
692 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
693 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
694 #else
695 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
696 #define CONFIG_SYS_FMAN_FW_ADDR         0xEFF00000
697 #endif
698 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
699 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
700 #endif /* CONFIG_NOBQFMAN */
701
702 #ifdef CONFIG_SYS_DPAA_FMAN
703 #define CONFIG_FMAN_ENET
704 #define CONFIG_PHYLIB_10G
705 #define CONFIG_PHY_VITESSE
706 #define CONFIG_PHY_TERANETICS
707 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
708 #define SGMII_CARD_PORT2_PHY_ADDR 0x10
709 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
710 #define SGMII_CARD_PORT4_PHY_ADDR 0x11
711 #endif
712
713 #ifdef CONFIG_PCI
714 #define CONFIG_PCI_INDIRECT_BRIDGE
715 #define CONFIG_PCI_PNP                  /* do pci plug-and-play */
716
717 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
718 #define CONFIG_DOS_PARTITION
719 #endif  /* CONFIG_PCI */
720
721 #ifdef CONFIG_FMAN_ENET
722 #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
723 #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
724
725 /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
726 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7       /*SLOT 1*/
727 #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6       /*SLOT 2*/
728
729
730 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
731 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
732 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
733 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
734
735 #define CONFIG_MII              /* MII PHY management */
736 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
737 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
738 #endif
739
740 #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
741
742 /*
743  * Environment
744  */
745 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
746 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
747
748 /*
749  * Command line configuration.
750  */
751 #define CONFIG_CMD_DATE
752 #define CONFIG_CMD_DHCP
753 #define CONFIG_CMD_EEPROM
754 #define CONFIG_CMD_ERRATA
755 #define CONFIG_CMD_GREPENV
756 #define CONFIG_CMD_IRQ
757 #define CONFIG_CMD_I2C
758 #define CONFIG_CMD_MII
759 #define CONFIG_CMD_PING
760 #define CONFIG_CMD_REGINFO
761
762 #ifdef CONFIG_PCI
763 #define CONFIG_CMD_PCI
764 #endif
765
766 /* Hash command with SHA acceleration supported in hardware */
767 #ifdef CONFIG_FSL_CAAM
768 #define CONFIG_CMD_HASH
769 #define CONFIG_SHA_HW_ACCEL
770 #endif
771
772 /*
773 * USB
774 */
775 #define CONFIG_HAS_FSL_DR_USB
776
777 #ifdef CONFIG_HAS_FSL_DR_USB
778 #define CONFIG_USB_EHCI
779
780 #ifdef CONFIG_USB_EHCI
781 #define CONFIG_CMD_USB
782 #define CONFIG_USB_STORAGE
783 #define CONFIG_USB_EHCI_FSL
784 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
785 #define CONFIG_CMD_EXT2
786 #endif
787 #endif
788
789 /*
790  * Miscellaneous configurable options
791  */
792 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
793 #define CONFIG_CMDLINE_EDITING                  /* Command-line editing */
794 #define CONFIG_AUTO_COMPLETE                    /* add autocompletion support */
795 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
796 #ifdef CONFIG_CMD_KGDB
797 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
798 #else
799 #define CONFIG_SYS_CBSIZE       256             /* Console I/O Buffer Size */
800 #endif
801 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
802 #define CONFIG_SYS_MAXARGS      16              /* max number of command args */
803 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
804
805 /*
806  * For booting Linux, the board info and command line data
807  * have to be in the first 64 MB of memory, since this is
808  * the maximum mapped by the Linux kernel during initialization.
809  */
810 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
811 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
812
813 #ifdef CONFIG_CMD_KGDB
814 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
815 #endif
816
817 /*
818  * Environment Configuration
819  */
820 #define CONFIG_ROOTPATH         "/opt/nfsroot"
821 #define CONFIG_BOOTFILE         "uImage"
822 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
823
824 /* default location for tftp and bootm */
825 #define CONFIG_LOADADDR         1000000
826
827 #define CONFIG_BOOTDELAY        10      /* -1 disables auto-boot */
828
829 #define CONFIG_BAUDRATE 115200
830
831 #define __USB_PHY_TYPE  ulpi
832
833 #ifdef CONFIG_PPC_B4860
834 #define HWCONFIG        "hwconfig=fsl_ddr:ctlr_intlv=null,"     \
835                         "bank_intlv=cs0_cs1;"   \
836                         "en_cpc:cpc2;"
837 #else
838 #define HWCONFIG        "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
839 #endif
840
841 #define CONFIG_EXTRA_ENV_SETTINGS                               \
842         HWCONFIG                                                \
843         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
844         "netdev=eth0\0"                                         \
845         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
846         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"                     \
847         "tftpflash=tftpboot $loadaddr $uboot && "               \
848         "protect off $ubootaddr +$filesize && "                 \
849         "erase $ubootaddr +$filesize && "                       \
850         "cp.b $loadaddr $ubootaddr $filesize && "               \
851         "protect on $ubootaddr +$filesize && "                  \
852         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
853         "consoledev=ttyS0\0"                                    \
854         "ramdiskaddr=2000000\0"                                 \
855         "ramdiskfile=b4860qds/ramdisk.uboot\0"                  \
856         "fdtaddr=c00000\0"                                      \
857         "fdtfile=b4860qds/b4860qds.dtb\0"                               \
858         "bdev=sda3\0"
859
860 /* For emulation this causes u-boot to jump to the start of the proof point
861    app code automatically */
862 #define CONFIG_PROOF_POINTS                     \
863  "setenv bootargs root=/dev/$bdev rw "          \
864  "console=$consoledev,$baudrate $othbootargs;"  \
865  "cpu 1 release 0x29000000 - - -;"              \
866  "cpu 2 release 0x29000000 - - -;"              \
867  "cpu 3 release 0x29000000 - - -;"              \
868  "cpu 4 release 0x29000000 - - -;"              \
869  "cpu 5 release 0x29000000 - - -;"              \
870  "cpu 6 release 0x29000000 - - -;"              \
871  "cpu 7 release 0x29000000 - - -;"              \
872  "go 0x29000000"
873
874 #define CONFIG_HVBOOT   \
875  "setenv bootargs config-addr=0x60000000; "     \
876  "bootm 0x01000000 - 0x00f00000"
877
878 #define CONFIG_ALU                              \
879  "setenv bootargs root=/dev/$bdev rw "          \
880  "console=$consoledev,$baudrate $othbootargs;"  \
881  "cpu 1 release 0x01000000 - - -;"              \
882  "cpu 2 release 0x01000000 - - -;"              \
883  "cpu 3 release 0x01000000 - - -;"              \
884  "cpu 4 release 0x01000000 - - -;"              \
885  "cpu 5 release 0x01000000 - - -;"              \
886  "cpu 6 release 0x01000000 - - -;"              \
887  "cpu 7 release 0x01000000 - - -;"              \
888  "go 0x01000000"
889
890 #define CONFIG_LINUX                            \
891  "setenv bootargs root=/dev/ram rw "            \
892  "console=$consoledev,$baudrate $othbootargs;"  \
893  "setenv ramdiskaddr 0x02000000;"               \
894  "setenv fdtaddr 0x00c00000;"                   \
895  "setenv loadaddr 0x1000000;"                   \
896  "bootm $loadaddr $ramdiskaddr $fdtaddr"
897
898 #define CONFIG_HDBOOT                                   \
899         "setenv bootargs root=/dev/$bdev rw "           \
900         "console=$consoledev,$baudrate $othbootargs;"   \
901         "tftp $loadaddr $bootfile;"                     \
902         "tftp $fdtaddr $fdtfile;"                       \
903         "bootm $loadaddr - $fdtaddr"
904
905 #define CONFIG_NFSBOOTCOMMAND                   \
906         "setenv bootargs root=/dev/nfs rw "     \
907         "nfsroot=$serverip:$rootpath "          \
908         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
909         "console=$consoledev,$baudrate $othbootargs;"   \
910         "tftp $loadaddr $bootfile;"             \
911         "tftp $fdtaddr $fdtfile;"               \
912         "bootm $loadaddr - $fdtaddr"
913
914 #define CONFIG_RAMBOOTCOMMAND                           \
915         "setenv bootargs root=/dev/ram rw "             \
916         "console=$consoledev,$baudrate $othbootargs;"   \
917         "tftp $ramdiskaddr $ramdiskfile;"               \
918         "tftp $loadaddr $bootfile;"                     \
919         "tftp $fdtaddr $fdtfile;"                       \
920         "bootm $loadaddr $ramdiskaddr $fdtaddr"
921
922 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
923
924 #include <asm/fsl_secure_boot.h>
925
926 #endif  /* __CONFIG_H */