upload tizen1.0 source
[kernel/linux-2.6.36.git] / drivers / net / igb / e1000_hw.h
1 /*******************************************************************************
2
3   Intel(R) Gigabit Ethernet Linux driver
4   Copyright(c) 2007-2009 Intel Corporation.
5
6   This program is free software; you can redistribute it and/or modify it
7   under the terms and conditions of the GNU General Public License,
8   version 2, as published by the Free Software Foundation.
9
10   This program is distributed in the hope it will be useful, but WITHOUT
11   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13   more details.
14
15   You should have received a copy of the GNU General Public License along with
16   this program; if not, write to the Free Software Foundation, Inc.,
17   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19   The full GNU General Public License is included in this distribution in
20   the file called "COPYING".
21
22   Contact Information:
23   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26 *******************************************************************************/
27
28 #ifndef _E1000_HW_H_
29 #define _E1000_HW_H_
30
31 #include <linux/types.h>
32 #include <linux/delay.h>
33 #include <linux/io.h>
34 #include <linux/netdevice.h>
35
36 #include "e1000_regs.h"
37 #include "e1000_defines.h"
38
39 struct e1000_hw;
40
41 #define E1000_DEV_ID_82576                    0x10C9
42 #define E1000_DEV_ID_82576_FIBER              0x10E6
43 #define E1000_DEV_ID_82576_SERDES             0x10E7
44 #define E1000_DEV_ID_82576_QUAD_COPPER        0x10E8
45 #define E1000_DEV_ID_82576_QUAD_COPPER_ET2    0x1526
46 #define E1000_DEV_ID_82576_NS                 0x150A
47 #define E1000_DEV_ID_82576_NS_SERDES          0x1518
48 #define E1000_DEV_ID_82576_SERDES_QUAD        0x150D
49 #define E1000_DEV_ID_82575EB_COPPER           0x10A7
50 #define E1000_DEV_ID_82575EB_FIBER_SERDES     0x10A9
51 #define E1000_DEV_ID_82575GB_QUAD_COPPER      0x10D6
52 #define E1000_DEV_ID_82580_COPPER             0x150E
53 #define E1000_DEV_ID_82580_FIBER              0x150F
54 #define E1000_DEV_ID_82580_SERDES             0x1510
55 #define E1000_DEV_ID_82580_SGMII              0x1511
56 #define E1000_DEV_ID_82580_COPPER_DUAL        0x1516
57 #define E1000_DEV_ID_I350_COPPER              0x1521
58 #define E1000_DEV_ID_I350_FIBER               0x1522
59 #define E1000_DEV_ID_I350_SERDES              0x1523
60 #define E1000_DEV_ID_I350_SGMII               0x1524
61
62 #define E1000_REVISION_2 2
63 #define E1000_REVISION_4 4
64
65 #define E1000_FUNC_0     0
66 #define E1000_FUNC_1     1
67 #define E1000_FUNC_2     2
68 #define E1000_FUNC_3     3
69
70 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0   0
71 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1   3
72 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN2   6
73 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN3   9
74
75 enum e1000_mac_type {
76         e1000_undefined = 0,
77         e1000_82575,
78         e1000_82576,
79         e1000_82580,
80         e1000_i350,
81         e1000_num_macs  /* List is 1-based, so subtract 1 for true count. */
82 };
83
84 enum e1000_media_type {
85         e1000_media_type_unknown = 0,
86         e1000_media_type_copper = 1,
87         e1000_media_type_internal_serdes = 2,
88         e1000_num_media_types
89 };
90
91 enum e1000_nvm_type {
92         e1000_nvm_unknown = 0,
93         e1000_nvm_none,
94         e1000_nvm_eeprom_spi,
95         e1000_nvm_flash_hw,
96         e1000_nvm_flash_sw
97 };
98
99 enum e1000_nvm_override {
100         e1000_nvm_override_none = 0,
101         e1000_nvm_override_spi_small,
102         e1000_nvm_override_spi_large,
103 };
104
105 enum e1000_phy_type {
106         e1000_phy_unknown = 0,
107         e1000_phy_none,
108         e1000_phy_m88,
109         e1000_phy_igp,
110         e1000_phy_igp_2,
111         e1000_phy_gg82563,
112         e1000_phy_igp_3,
113         e1000_phy_ife,
114         e1000_phy_82580,
115 };
116
117 enum e1000_bus_type {
118         e1000_bus_type_unknown = 0,
119         e1000_bus_type_pci,
120         e1000_bus_type_pcix,
121         e1000_bus_type_pci_express,
122         e1000_bus_type_reserved
123 };
124
125 enum e1000_bus_speed {
126         e1000_bus_speed_unknown = 0,
127         e1000_bus_speed_33,
128         e1000_bus_speed_66,
129         e1000_bus_speed_100,
130         e1000_bus_speed_120,
131         e1000_bus_speed_133,
132         e1000_bus_speed_2500,
133         e1000_bus_speed_5000,
134         e1000_bus_speed_reserved
135 };
136
137 enum e1000_bus_width {
138         e1000_bus_width_unknown = 0,
139         e1000_bus_width_pcie_x1,
140         e1000_bus_width_pcie_x2,
141         e1000_bus_width_pcie_x4 = 4,
142         e1000_bus_width_pcie_x8 = 8,
143         e1000_bus_width_32,
144         e1000_bus_width_64,
145         e1000_bus_width_reserved
146 };
147
148 enum e1000_1000t_rx_status {
149         e1000_1000t_rx_status_not_ok = 0,
150         e1000_1000t_rx_status_ok,
151         e1000_1000t_rx_status_undefined = 0xFF
152 };
153
154 enum e1000_rev_polarity {
155         e1000_rev_polarity_normal = 0,
156         e1000_rev_polarity_reversed,
157         e1000_rev_polarity_undefined = 0xFF
158 };
159
160 enum e1000_fc_mode {
161         e1000_fc_none = 0,
162         e1000_fc_rx_pause,
163         e1000_fc_tx_pause,
164         e1000_fc_full,
165         e1000_fc_default = 0xFF
166 };
167
168 /* Statistics counters collected by the MAC */
169 struct e1000_hw_stats {
170         u64 crcerrs;
171         u64 algnerrc;
172         u64 symerrs;
173         u64 rxerrc;
174         u64 mpc;
175         u64 scc;
176         u64 ecol;
177         u64 mcc;
178         u64 latecol;
179         u64 colc;
180         u64 dc;
181         u64 tncrs;
182         u64 sec;
183         u64 cexterr;
184         u64 rlec;
185         u64 xonrxc;
186         u64 xontxc;
187         u64 xoffrxc;
188         u64 xofftxc;
189         u64 fcruc;
190         u64 prc64;
191         u64 prc127;
192         u64 prc255;
193         u64 prc511;
194         u64 prc1023;
195         u64 prc1522;
196         u64 gprc;
197         u64 bprc;
198         u64 mprc;
199         u64 gptc;
200         u64 gorc;
201         u64 gotc;
202         u64 rnbc;
203         u64 ruc;
204         u64 rfc;
205         u64 roc;
206         u64 rjc;
207         u64 mgprc;
208         u64 mgpdc;
209         u64 mgptc;
210         u64 tor;
211         u64 tot;
212         u64 tpr;
213         u64 tpt;
214         u64 ptc64;
215         u64 ptc127;
216         u64 ptc255;
217         u64 ptc511;
218         u64 ptc1023;
219         u64 ptc1522;
220         u64 mptc;
221         u64 bptc;
222         u64 tsctc;
223         u64 tsctfc;
224         u64 iac;
225         u64 icrxptc;
226         u64 icrxatc;
227         u64 ictxptc;
228         u64 ictxatc;
229         u64 ictxqec;
230         u64 ictxqmtc;
231         u64 icrxdmtc;
232         u64 icrxoc;
233         u64 cbtmpc;
234         u64 htdpmc;
235         u64 cbrdpc;
236         u64 cbrmpc;
237         u64 rpthc;
238         u64 hgptc;
239         u64 htcbdpc;
240         u64 hgorc;
241         u64 hgotc;
242         u64 lenerrs;
243         u64 scvpc;
244         u64 hrmpc;
245         u64 doosync;
246 };
247
248 struct e1000_phy_stats {
249         u32 idle_errors;
250         u32 receive_errors;
251 };
252
253 struct e1000_host_mng_dhcp_cookie {
254         u32 signature;
255         u8  status;
256         u8  reserved0;
257         u16 vlan_id;
258         u32 reserved1;
259         u16 reserved2;
260         u8  reserved3;
261         u8  checksum;
262 };
263
264 /* Host Interface "Rev 1" */
265 struct e1000_host_command_header {
266         u8 command_id;
267         u8 command_length;
268         u8 command_options;
269         u8 checksum;
270 };
271
272 #define E1000_HI_MAX_DATA_LENGTH     252
273 struct e1000_host_command_info {
274         struct e1000_host_command_header command_header;
275         u8 command_data[E1000_HI_MAX_DATA_LENGTH];
276 };
277
278 /* Host Interface "Rev 2" */
279 struct e1000_host_mng_command_header {
280         u8  command_id;
281         u8  checksum;
282         u16 reserved1;
283         u16 reserved2;
284         u16 command_length;
285 };
286
287 #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
288 struct e1000_host_mng_command_info {
289         struct e1000_host_mng_command_header command_header;
290         u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
291 };
292
293 #include "e1000_mac.h"
294 #include "e1000_phy.h"
295 #include "e1000_nvm.h"
296 #include "e1000_mbx.h"
297
298 struct e1000_mac_operations {
299         s32  (*check_for_link)(struct e1000_hw *);
300         s32  (*reset_hw)(struct e1000_hw *);
301         s32  (*init_hw)(struct e1000_hw *);
302         bool (*check_mng_mode)(struct e1000_hw *);
303         s32  (*setup_physical_interface)(struct e1000_hw *);
304         void (*rar_set)(struct e1000_hw *, u8 *, u32);
305         s32  (*read_mac_addr)(struct e1000_hw *);
306         s32  (*get_speed_and_duplex)(struct e1000_hw *, u16 *, u16 *);
307 };
308
309 struct e1000_phy_operations {
310         s32  (*acquire)(struct e1000_hw *);
311         s32  (*check_polarity)(struct e1000_hw *);
312         s32  (*check_reset_block)(struct e1000_hw *);
313         s32  (*force_speed_duplex)(struct e1000_hw *);
314         s32  (*get_cfg_done)(struct e1000_hw *hw);
315         s32  (*get_cable_length)(struct e1000_hw *);
316         s32  (*get_phy_info)(struct e1000_hw *);
317         s32  (*read_reg)(struct e1000_hw *, u32, u16 *);
318         void (*release)(struct e1000_hw *);
319         s32  (*reset)(struct e1000_hw *);
320         s32  (*set_d0_lplu_state)(struct e1000_hw *, bool);
321         s32  (*set_d3_lplu_state)(struct e1000_hw *, bool);
322         s32  (*write_reg)(struct e1000_hw *, u32, u16);
323 };
324
325 struct e1000_nvm_operations {
326         s32  (*acquire)(struct e1000_hw *);
327         s32  (*read)(struct e1000_hw *, u16, u16, u16 *);
328         void (*release)(struct e1000_hw *);
329         s32  (*write)(struct e1000_hw *, u16, u16, u16 *);
330 };
331
332 struct e1000_info {
333         s32 (*get_invariants)(struct e1000_hw *);
334         struct e1000_mac_operations *mac_ops;
335         struct e1000_phy_operations *phy_ops;
336         struct e1000_nvm_operations *nvm_ops;
337 };
338
339 extern const struct e1000_info e1000_82575_info;
340
341 struct e1000_mac_info {
342         struct e1000_mac_operations ops;
343
344         u8 addr[6];
345         u8 perm_addr[6];
346
347         enum e1000_mac_type type;
348
349         u32 ledctl_default;
350         u32 ledctl_mode1;
351         u32 ledctl_mode2;
352         u32 mc_filter_type;
353         u32 txcw;
354
355         u16 mta_reg_count;
356         u16 uta_reg_count;
357
358         /* Maximum size of the MTA register table in all supported adapters */
359         #define MAX_MTA_REG 128
360         u32 mta_shadow[MAX_MTA_REG];
361         u16 rar_entry_count;
362
363         u8  forced_speed_duplex;
364
365         bool adaptive_ifs;
366         bool arc_subsystem_valid;
367         bool asf_firmware_present;
368         bool autoneg;
369         bool autoneg_failed;
370         bool disable_hw_init_bits;
371         bool get_link_status;
372         bool ifs_params_forced;
373         bool in_ifs_mode;
374         bool report_tx_early;
375         bool serdes_has_link;
376         bool tx_pkt_filtering;
377 };
378
379 struct e1000_phy_info {
380         struct e1000_phy_operations ops;
381
382         enum e1000_phy_type type;
383
384         enum e1000_1000t_rx_status local_rx;
385         enum e1000_1000t_rx_status remote_rx;
386         enum e1000_ms_type ms_type;
387         enum e1000_ms_type original_ms_type;
388         enum e1000_rev_polarity cable_polarity;
389         enum e1000_smart_speed smart_speed;
390
391         u32 addr;
392         u32 id;
393         u32 reset_delay_us; /* in usec */
394         u32 revision;
395
396         enum e1000_media_type media_type;
397
398         u16 autoneg_advertised;
399         u16 autoneg_mask;
400         u16 cable_length;
401         u16 max_cable_length;
402         u16 min_cable_length;
403
404         u8 mdix;
405
406         bool disable_polarity_correction;
407         bool is_mdix;
408         bool polarity_correction;
409         bool reset_disable;
410         bool speed_downgraded;
411         bool autoneg_wait_to_complete;
412 };
413
414 struct e1000_nvm_info {
415         struct e1000_nvm_operations ops;
416
417         enum e1000_nvm_type type;
418         enum e1000_nvm_override override;
419
420         u32 flash_bank_size;
421         u32 flash_base_addr;
422
423         u16 word_size;
424         u16 delay_usec;
425         u16 address_bits;
426         u16 opcode_bits;
427         u16 page_size;
428 };
429
430 struct e1000_bus_info {
431         enum e1000_bus_type type;
432         enum e1000_bus_speed speed;
433         enum e1000_bus_width width;
434
435         u32 snoop;
436
437         u16 func;
438         u16 pci_cmd_word;
439 };
440
441 struct e1000_fc_info {
442         u32 high_water;     /* Flow control high-water mark */
443         u32 low_water;      /* Flow control low-water mark */
444         u16 pause_time;     /* Flow control pause timer */
445         bool send_xon;      /* Flow control send XON */
446         bool strict_ieee;   /* Strict IEEE mode */
447         enum e1000_fc_mode current_mode; /* Type of flow control */
448         enum e1000_fc_mode requested_mode;
449 };
450
451 struct e1000_mbx_operations {
452         s32 (*init_params)(struct e1000_hw *hw);
453         s32 (*read)(struct e1000_hw *, u32 *, u16,  u16);
454         s32 (*write)(struct e1000_hw *, u32 *, u16, u16);
455         s32 (*read_posted)(struct e1000_hw *, u32 *, u16,  u16);
456         s32 (*write_posted)(struct e1000_hw *, u32 *, u16, u16);
457         s32 (*check_for_msg)(struct e1000_hw *, u16);
458         s32 (*check_for_ack)(struct e1000_hw *, u16);
459         s32 (*check_for_rst)(struct e1000_hw *, u16);
460 };
461
462 struct e1000_mbx_stats {
463         u32 msgs_tx;
464         u32 msgs_rx;
465
466         u32 acks;
467         u32 reqs;
468         u32 rsts;
469 };
470
471 struct e1000_mbx_info {
472         struct e1000_mbx_operations ops;
473         struct e1000_mbx_stats stats;
474         u32 timeout;
475         u32 usec_delay;
476         u16 size;
477 };
478
479 struct e1000_dev_spec_82575 {
480         bool sgmii_active;
481         bool global_device_reset;
482 };
483
484 struct e1000_hw {
485         void *back;
486
487         u8 __iomem *hw_addr;
488         u8 __iomem *flash_address;
489         unsigned long io_base;
490
491         struct e1000_mac_info  mac;
492         struct e1000_fc_info   fc;
493         struct e1000_phy_info  phy;
494         struct e1000_nvm_info  nvm;
495         struct e1000_bus_info  bus;
496         struct e1000_mbx_info mbx;
497         struct e1000_host_mng_dhcp_cookie mng_cookie;
498
499         union {
500                 struct e1000_dev_spec_82575     _82575;
501         } dev_spec;
502
503         u16 device_id;
504         u16 subsystem_vendor_id;
505         u16 subsystem_device_id;
506         u16 vendor_id;
507
508         u8  revision_id;
509 };
510
511 extern struct net_device *igb_get_hw_dev(struct e1000_hw *hw);
512 #define hw_dbg(format, arg...) \
513         netdev_dbg(igb_get_hw_dev(hw), format, ##arg)
514
515 /* These functions must be implemented by drivers */
516 s32  igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
517 s32  igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
518 #endif /* _E1000_HW_H_ */