daily update
[external/binutils.git] / sim / testsuite / sim / bfin / c_dsp32mult_dr_t.s
1 //Original:/testcases/core/c_dsp32mult_dr_t/c_dsp32mult_dr_t.dsp
2 // Spec Reference: dsp32mult single dr t
3 # mach: bfin
4
5 .include "testutils.inc"
6         start
7
8 imm32 r0, 0x8b235625;
9 imm32 r1, 0x98ba5127;
10 imm32 r2, 0xa3846725;
11 imm32 r3, 0x00080027;
12 imm32 r4, 0xb0ab8d29;
13 imm32 r5, 0x10ace82b;
14 imm32 r6, 0xc00c008d;
15 imm32 r7, 0xd2467028;
16 R4.H = R0.L * R0.L, R4.L = R0.L * R0.L (T);
17 R5.H = R0.L * R1.L, R5.L = R0.L * R1.H (T);
18 R6.H = R1.L * R0.L, R6.L = R1.H * R0.L (T);
19 R7.H = R1.L * R1.L, R7.L = R1.H * R1.H (T);
20 R0.H = R0.L * R0.L, R0.L = R0.L * R0.L (T);
21 R1.H = R0.L * R1.L, R1.L = R0.L * R1.H (T);
22 R2.H = R1.L * R0.L, R2.L = R1.H * R0.L (T);
23 R3.H = R1.L * R1.L, R3.L = R1.H * R1.H (T);
24 CHECKREG r0, 0x39F939F9;
25 CHECKREG r1, 0x24C1D139;
26 CHECKREG r2, 0xEAD010A5;
27 CHECKREG r3, 0x11180A8D;
28 CHECKREG r4, 0x39F939F9;
29 CHECKREG r5, 0x369DBA7F;
30 CHECKREG r6, 0x369DBA7F;
31 CHECKREG r7, 0x33735352;
32
33 imm32 r0, 0x9923a635;
34 imm32 r1, 0x6f995137;
35 imm32 r2, 0x1324b735;
36 imm32 r3, 0x99060037;
37 imm32 r4, 0x809bcd39;
38 imm32 r5, 0xb0a99f3b;
39 imm32 r6, 0xa00c093d;
40 imm32 r7, 0x12467093;
41 R4.H = R2.L * R2.H, R4.L = R2.H * R2.L (T);
42 R5.H = R2.L * R3.H, R5.L = R2.H * R3.H (T);
43 R6.H = R3.L * R2.L, R6.L = R3.L * R2.H (T);
44 R7.H = R3.L * R3.H, R7.L = R3.L * R3.H (T);
45 R2.H = R2.L * R2.H, R2.L = R2.H * R2.L (T);
46 R3.H = R2.L * R3.H, R3.L = R2.H * R3.H (T);
47 R0.H = R3.L * R2.H, R0.L = R3.L * R2.L (T);
48 R1.H = R3.L * R3.H, R1.L = R3.L * R3.H (T);
49 CHECKREG r0, 0xFF41FF41;
50 CHECKREG r1, 0x00990099;
51 CHECKREG r2, 0xF51DF51D;
52 CHECKREG r3, 0x08C208C2;
53 CHECKREG r4, 0xF51DF51D;
54 CHECKREG r5, 0x3A8FF099;
55 CHECKREG r6, 0xFFE00008;
56 CHECKREG r7, 0xFFD3FFD3;
57
58 imm32 r0, 0x19235655;
59 imm32 r1, 0xc9ba5157;
60 imm32 r2, 0x63246755;
61 imm32 r3, 0x0a060055;
62 imm32 r4, 0x90abc509;
63 imm32 r5, 0x10acef5b;
64 imm32 r6, 0xb00a005d;
65 imm32 r7, 0x1246a05f;
66 R0.H = R4.H * R4.L, R0.L = R4.L * R4.L (T);
67 R1.H = R4.H * R5.L, R1.L = R4.L * R5.H (T);
68 R2.H = R5.H * R4.L, R2.L = R5.H * R4.L (T);
69 R3.H = R5.L * R5.L, R3.L = R5.H * R5.H (T);
70 R4.H = R4.H * R4.L, R4.L = R4.L * R4.L (T);
71 R5.H = R4.H * R5.L, R5.L = R4.L * R5.L (T);
72 R6.H = R5.L * R4.L, R6.L = R5.H * R4.L (T);
73 R7.H = R5.H * R5.L, R7.L = R5.H * R5.H (T);
74 CHECKREG r0, 0x33491B29;
75 CHECKREG r1, 0x0E7AF851;
76 CHECKREG r2, 0xF851F851;
77 CHECKREG r3, 0x022A022B;
78 CHECKREG r4, 0x33491B29;
79 CHECKREG r5, 0xF954FC77;
80 CHECKREG r6, 0xFF3FFE95;
81 CHECKREG r7, 0x002F0059;
82
83 imm32 r0, 0xbb235666;
84 imm32 r1, 0xefba5166;
85 imm32 r2, 0x13248766;
86 imm32 r3, 0xe0060066;
87 imm32 r4, 0x9eab9d69;
88 imm32 r5, 0x10ecef6b;
89 imm32 r6, 0x800ee06d;
90 imm32 r7, 0x12467e6f;
91 // test the unsigned U=1
92 R0.H = R6.H * R6.H, R0.L = R6.L * R6.L (T);
93 R1.H = R6.H * R7.H, R1.L = R6.L * R7.H (T);
94 R2.H = R7.H * R6.H, R2.L = R7.H * R6.L (T);
95 R3.H = R7.H * R7.H, R3.L = R7.H * R7.H (T);
96 R6.H = R6.H * R6.H, R6.L = R6.L * R6.L (T);
97 R7.H = R6.H * R7.H, R7.L = R6.L * R7.H (T);
98 R4.H = R7.H * R6.H, R4.L = R7.H * R6.L (T);
99 R5.H = R7.H * R7.H, R5.L = R7.H * R7.H (T);
100 CHECKREG r0, 0x7FE407C9;
101 CHECKREG r1, 0xEDBBFB7E;
102 CHECKREG r2, 0xEDBBFB7E;
103 CHECKREG r3, 0x029B029B;
104 CHECKREG r4, 0x123E011C;
105 CHECKREG r5, 0x029A029A;
106 CHECKREG r6, 0x7FE407C9;
107 CHECKREG r7, 0x1242011C;
108
109 // mix order
110 imm32 r0, 0xac23a675;
111 imm32 r1, 0xcfba5127;
112 imm32 r2, 0x13c46705;
113 imm32 r3, 0x00060007;
114 imm32 r4, 0x90accd09;
115 imm32 r5, 0x10acdfdb;
116 imm32 r6, 0x000cc00d;
117 imm32 r7, 0x1246fc0f;
118 R0.H = R5.L * R7.L, R0.L = R5.H * R7.H (T);
119 R1.H = R7.L * R6.L, R1.L = R7.L * R6.H (T);
120 R2.H = R6.H * R5.H, R2.L = R6.H * R5.L (T);
121 R3.H = R0.L * R4.L, R3.L = R0.L * R4.L (T);
122 R4.H = R1.L * R5.H, R4.L = R1.L * R5.L (T);
123 R5.H = R3.H * R4.L, R5.L = R3.H * R4.L (T);
124 R6.H = R2.L * R5.L, R6.L = R2.L * R5.L (T);
125 R7.H = R4.H * R0.L, R7.L = R4.H * R0.H (T);
126 CHECKREG r0, 0x00FD0261;
127 CHECKREG r1, 0x01F8FFFF;
128 CHECKREG r2, 0x0001FFFC;
129 CHECKREG r3, 0xFF0DFF0D;
130 CHECKREG r4, 0xFFFF0000;
131 CHECKREG r5, 0x00000000;
132 CHECKREG r6, 0x00000000;
133 CHECKREG r7, 0xFFFFFFFF;
134
135 imm32 r0, 0xab235a75;
136 imm32 r1, 0xcfba5127;
137 imm32 r2, 0xdd246905;
138 imm32 r3, 0x00d6d007;
139 imm32 r4, 0x90abcd09;
140 imm32 r5, 0x10aceddb;
141 imm32 r6, 0x000c0d0d;
142 imm32 r7, 0x1246700f;
143 R4.H = R7.H * R0.H, R4.L = R7.H * R0.L (T);
144 R5.H = R6.H * R1.H, R5.L = R6.L * R1.L (T);
145 R6.H = R5.H * R2.H, R6.L = R5.H * R2.L (T);
146 R7.H = R4.H * R3.H, R7.L = R4.H * R3.L (T);
147 R0.H = R3.H * R4.H, R0.L = R3.H * R4.L (T);
148 R2.H = R2.H * R5.H, R2.L = R2.H * R5.L (T);
149 R1.H = R1.H * R6.H, R1.L = R1.H * R6.L (T);
150 R3.H = R0.L * R7.H, R3.L = R0.H * R7.H (T);
151 CHECKREG r0, 0xFFEB0015;
152 CHECKREG r1, 0xFFFF0001;
153 CHECKREG r2, 0x0001FDBF;
154 CHECKREG r3, 0xFFFF0000;
155 CHECKREG r4, 0xF3E20CE9;
156 CHECKREG r5, 0xFFFB0846;
157 CHECKREG r6, 0x0001FFFB;
158 CHECKREG r7, 0xFFEB048A;
159
160 imm32 r0, 0xfb235675;
161 imm32 r1, 0xcfba5127;
162 imm32 r2, 0x13f46705;
163 imm32 r3, 0x000f0007;
164 imm32 r4, 0x90abfd09;
165 imm32 r5, 0x10acefdb;
166 imm32 r6, 0x000c00fd;
167 imm32 r7, 0x1246700f;
168 R2.H = R0.L * R6.L, R2.L = R0.L * R6.H (T);
169 R3.H = R1.H * R7.H, R3.L = R1.H * R7.L (T);
170 R0.H = R2.L * R0.L, R0.L = R2.L * R0.H (T);
171 R1.H = R3.L * R1.L, R1.L = R3.H * R1.H (T);
172 R4.H = R4.L * R2.L, R4.L = R4.L * R2.H (T);
173 R5.H = R5.L * R3.H, R5.L = R5.H * R3.L (T);
174 R6.H = R6.H * R4.L, R6.L = R6.L * R4.H (T);
175 R7.H = R7.L * R5.L, R7.L = R7.H * R5.H (T);
176 CHECKREG r0, 0x0005FFFF;
177 CHECKREG r1, 0xE5340299;
178 CHECKREG r2, 0x00AA0008;
179 CHECKREG r3, 0xF91BD5BD;
180 CHECKREG r4, 0xFFFFFFFC;
181 CHECKREG r5, 0x00DEFA7E;
182 CHECKREG r6, 0xFFFFFFFF;
183 CHECKREG r7, 0xFB2D001F;
184
185 imm32 r0, 0xab2d5675;
186 imm32 r1, 0xcfbad127;
187 imm32 r2, 0x13246d05;
188 imm32 r3, 0x000600d7;
189 imm32 r4, 0x908bcd09;
190 imm32 r5, 0x10a9efdb;
191 imm32 r6, 0x000c500d;
192 imm32 r7, 0x1246760f;
193 R5.H = R5.L * R2.L, R5.L = R5.L * R2.H (T);
194 R6.H = R6.H * R3.L, R6.L = R6.L * R3.H (T);
195 R1.H = R7.L * R4.L, R1.L = R7.L * R4.H (T);
196 R0.H = R1.L * R5.H, R0.L = R1.L * R5.L (T);
197 R2.H = R0.L * R6.L, R2.L = R0.L * R6.H (T);
198 R4.H = R2.L * R7.H, R4.L = R2.H * R7.L (T);
199 R3.H = R3.L * R0.L, R3.L = R3.L * R0.H (T);
200 R7.H = R4.H * R1.L, R7.L = R4.L * R1.H (T);
201 CHECKREG r0, 0x0B0B01F1;
202 CHECKREG r1, 0xD0FE9933;
203 CHECKREG r2, 0x00000000;
204 CHECKREG r3, 0x00030012;
205 CHECKREG r4, 0x00000000;
206 CHECKREG r5, 0xF23FFD95;
207 CHECKREG r6, 0x00000003;
208 CHECKREG r7, 0x00000000;
209
210
211
212 pass