mpc83xx: Get rid of CONFIG_SYS_DDR_SDRAM_BASE
[platform/kernel/u-boot.git] / include / configs / suvd3.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2006 Freescale Semiconductor, Inc.
4  *                    Dave Liu <daveliu@freescale.com>
5  *
6  * Copyright (C) 2007 Logic Product Development, Inc.
7  *                    Peter Barada <peterb@logicpd.com>
8  *
9  * Copyright (C) 2007 MontaVista Software, Inc.
10  *                    Anton Vorontsov <avorontsov@ru.mvista.com>
11  *
12  * (C) Copyright 2010
13  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
14  */
15
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18
19 /*
20  * High Level Configuration Options
21  */
22
23 #define CONFIG_HOSTNAME         "suvd3"
24 #define CONFIG_KM_BOARD_NAME   "suvd3"
25
26 /*
27  * High Level Configuration Options
28  */
29 #define CONFIG_QE       /* Has QE */
30 #define CONFIG_KM8321   /* Keymile PBEC8321 board specific */
31
32 #define CONFIG_KM_DEF_ARCH      "arch=ppc_8xx\0"
33
34 /* include common defines/options for all Keymile boards */
35 #include "km/keymile-common.h"
36 #include "km/km-powerpc.h"
37
38 /*
39  * System Clock Setup
40  */
41 #define CONFIG_83XX_CLKIN               66000000
42 #define CONFIG_SYS_CLK_FREQ             66000000
43 #define CONFIG_83XX_PCICLK              66000000
44
45 /*
46  * DDR Setup
47  */
48 #define CONFIG_SYS_SDRAM_BASE   0x00000000 /* DDR is system memory */
49 #define CONFIG_SYS_SDRAM_BASE2  (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* +256M */
50
51 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   (DDR_SDRAM_CLK_CNTL_SS_EN | \
52                                         DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
53
54 #define CFG_83XX_DDR_USES_CS0
55
56 /*
57  * Manually set up DDR parameters
58  */
59 #define CONFIG_DDR_II
60 #define CONFIG_SYS_DDR_SIZE             2048 /* MB */
61
62 /*
63  * The reserved memory
64  */
65 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
66 #define CONFIG_SYS_FLASH_BASE           0xF0000000
67
68 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
69 #define CONFIG_SYS_RAMBOOT
70 #endif
71
72 /* Reserve 768 kB for Mon */
73 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
74
75 /*
76  * Initial RAM Base Address Setup
77  */
78 #define CONFIG_SYS_INIT_RAM_LOCK
79 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
80 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* End of used area in RAM */
81 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
82                                                 GENERATED_GBL_DATA_SIZE)
83
84 /*
85  * Init Local Bus Memory Controller:
86  *
87  * Bank Bus     Machine PortSz  Size  Device
88  * ---- ---     ------- ------  -----  ------
89  *  0   Local   GPCM    16 bit  256MB FLASH
90  *  1   Local   GPCM     8 bit  128MB GPIO/PIGGY
91  *
92  */
93 /*
94  * FLASH on the Local Bus
95  */
96 #define CONFIG_SYS_FLASH_SIZE           256 /* max FLASH size is 256M */
97
98
99 #define CONFIG_SYS_MAX_FLASH_BANKS      1   /* max num of flash banks   */
100 #define CONFIG_SYS_MAX_FLASH_SECT       512 /* max num of sects on one chip */
101 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
102
103 /*
104  * PRIO1/PIGGY on the local bus CS1
105  */
106
107
108 /*
109  * Serial Port
110  */
111 #define CONFIG_SYS_NS16550_SERIAL
112 #define CONFIG_SYS_NS16550_REG_SIZE     1
113 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
114
115 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
116 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
117
118 /*
119  * QE UEC ethernet configuration
120  */
121 #define CONFIG_UEC_ETH
122 #define CONFIG_ETHPRIME         "UEC0"
123
124 #define CONFIG_UEC_ETH1         /* GETH1 */
125 #define UEC_VERBOSE_DEBUG       1
126
127 #ifdef CONFIG_UEC_ETH1
128 #define CONFIG_SYS_UEC1_UCC_NUM 3       /* UCC4 */
129 #define CONFIG_SYS_UEC1_RX_CLK          QE_CLK_NONE /* not used in RMII Mode */
130 #define CONFIG_SYS_UEC1_TX_CLK          QE_CLK17
131 #define CONFIG_SYS_UEC1_ETH_TYPE        FAST_ETH
132 #define CONFIG_SYS_UEC1_PHY_ADDR        0
133 #define CONFIG_SYS_UEC1_INTERFACE_TYPE  PHY_INTERFACE_MODE_RMII
134 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
135 #endif
136
137 /*
138  * Environment
139  */
140
141 #ifndef CONFIG_SYS_RAMBOOT
142 #ifndef CONFIG_ENV_ADDR
143 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
144                                         CONFIG_SYS_MONITOR_LEN)
145 #endif
146 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
147 #ifndef CONFIG_ENV_OFFSET
148 #define CONFIG_ENV_OFFSET       (CONFIG_SYS_MONITOR_LEN)
149 #endif
150
151 /* Address and size of Redundant Environment Sector     */
152 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + \
153                                                 CONFIG_ENV_SECT_SIZE)
154 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
155
156 #else /* CFG_SYS_RAMBOOT */
157 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
158 #define CONFIG_ENV_SIZE         0x2000
159 #endif /* CFG_SYS_RAMBOOT */
160
161 /* I2C */
162 #define CONFIG_SYS_I2C
163 #define CONFIG_SYS_NUM_I2C_BUSES        4
164 #define CONFIG_SYS_I2C_MAX_HOPS         1
165 #define CONFIG_SYS_I2C_FSL
166 #define CONFIG_SYS_FSL_I2C_SPEED        200000
167 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
168 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
169 #define CONFIG_SYS_I2C_OFFSET           0x3000
170 #define CONFIG_SYS_FSL_I2C2_SPEED       200000
171 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
172 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
173 #define CONFIG_SYS_I2C_BUSES    {{0, {I2C_NULL_HOP} }, \
174                 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
175                 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
176                 {1, {I2C_NULL_HOP} } }
177
178 #define CONFIG_KM_IVM_BUS               2       /* I2C2 (Mux-Port 1)*/
179
180 #if defined(CONFIG_CMD_NAND)
181 #define CONFIG_NAND_KMETER1
182 #define CONFIG_SYS_MAX_NAND_DEVICE      1
183 #define CONFIG_SYS_NAND_BASE            CONFIG_SYS_KMBEC_FPGA_BASE
184 #endif
185
186 /*
187  * For booting Linux, the board info and command line data
188  * have to be in the first 8 MB of memory, since this is
189  * the maximum mapped by the Linux kernel during initialization.
190  */
191 #define CONFIG_SYS_BOOTMAPSZ            (8 << 20)
192
193 /*
194  * Internal Definitions
195  */
196 #define BOOTFLASH_START 0xF0000000
197
198 #define CONFIG_KM_CONSOLE_TTY   "ttyS0"
199
200 /*
201  * Environment Configuration
202  */
203 #define CONFIG_ENV_OVERWRITE
204 #ifndef CONFIG_KM_DEF_ENV               /* if not set by keymile-common.h */
205 #define CONFIG_KM_DEF_ENV "km-common=empty\0"
206 #endif
207
208 #ifndef CONFIG_KM_DEF_ARCH
209 #define CONFIG_KM_DEF_ARCH      "arch=ppc_82xx\0"
210 #endif
211
212 #define CONFIG_EXTRA_ENV_SETTINGS \
213         CONFIG_KM_DEF_ENV                                               \
214         CONFIG_KM_DEF_ARCH                                              \
215         "newenv="                                                       \
216                 "prot off "__stringify(CONFIG_ENV_ADDR)" +0x40000 && "  \
217                 "era "__stringify(CONFIG_ENV_ADDR)" +0x40000\0"         \
218         "unlock=yes\0"                                                  \
219         ""
220
221 #if defined(CONFIG_UEC_ETH)
222 #define CONFIG_HAS_ETH0
223 #endif
224
225 /*
226  * System IO Config
227  */
228 #define CONFIG_SYS_SICRL        SICRL_IRQ_CKS
229
230 #define CONFIG_SYS_DDRCDR (\
231         DDRCDR_EN | \
232         DDRCDR_PZ_MAXZ | \
233         DDRCDR_NZ_MAXZ | \
234         DDRCDR_M_ODR)
235
236 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000007f
237 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
238                                          SDRAM_CFG_32_BE | \
239                                          SDRAM_CFG_SREN | \
240                                          SDRAM_CFG_HSE)
241
242 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000
243 #define CONFIG_SYS_DDR_CLK_CNTL         (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
244 #define CONFIG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
245                                  (0x200 << SDRAM_INTERVAL_REFINT_SHIFT))
246
247 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN | CSCONFIG_AP | \
248                                          CSCONFIG_ODT_WR_CFG | \
249                                          CSCONFIG_ROW_BIT_13 | \
250                                          CSCONFIG_COL_BIT_10)
251
252 #define CONFIG_SYS_DDR_MODE     0x47860242
253 #define CONFIG_SYS_DDR_MODE2    0x8080c000
254
255 #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
256                                  (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
257                                  (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
258                                  (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
259                                  (0 << TIMING_CFG0_WWT_SHIFT) | \
260                                  (0 << TIMING_CFG0_RRT_SHIFT) | \
261                                  (0 << TIMING_CFG0_WRT_SHIFT) | \
262                                  (0 << TIMING_CFG0_RWT_SHIFT))
263
264 #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \
265                                  (2 << TIMING_CFG1_WRTORD_SHIFT) | \
266                                  (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
267                                  (3 << TIMING_CFG1_WRREC_SHIFT) | \
268                                  (7 << TIMING_CFG1_REFREC_SHIFT) | \
269                                  (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
270                                  (7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
271                                  (3 << TIMING_CFG1_PRETOACT_SHIFT))
272
273 #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
274                                  (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
275                                  (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
276                                  (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
277                                  (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
278                                  (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
279                                  (5 << TIMING_CFG2_CPO_SHIFT))
280
281 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
282
283 #define CONFIG_SYS_KMBEC_FPGA_BASE      0xE8000000
284 #define CONFIG_SYS_KMBEC_FPGA_SIZE      128
285
286 /* EEprom support */
287 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
288
289 /*
290  * Local Bus Configuration & Clock Setup
291  */
292 #define CONFIG_SYS_LBC_LBCR     0x00000000
293
294 #define CONFIG_SYS_APP1_BASE            0xA0000000
295 #define CONFIG_SYS_APP1_SIZE            256 /* Megabytes */
296 #define CONFIG_SYS_APP2_BASE            0xB0000000
297 #define CONFIG_SYS_APP2_SIZE            256 /* Megabytes */
298
299 /* EEprom support */
300 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
301
302 /*
303  * Init Local Bus Memory Controller:
304  *
305  * Bank Bus     Machine PortSz  Size  Device
306  * ---- ---     ------- ------  -----  ------
307  *  2   Local   UPMA    16 bit  256MB APP1
308  *  3   Local   GPCM    16 bit  256MB APP2
309  *
310  */
311
312
313
314 #define CONFIG_SYS_MAMR (MxMR_GPL_x4DIS | \
315                          0x0000c000 | \
316                          MxMR_WLFx_2X)
317 #endif /* __CONFIG_H */