mpc83xx: Normalize BR/OR option lines
[platform/kernel/u-boot.git] / include / configs / MPC837XERDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2007 Freescale Semiconductor, Inc.
4  * Kevin Lam <kevin.lam@freescale.com>
5  * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
6  */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 /*
12  * High Level Configuration Options
13  */
14 #define CONFIG_E300             1 /* E300 family */
15
16 #define CONFIG_HWCONFIG
17
18 /*
19  * On-board devices
20  */
21 #define CONFIG_VSC7385_ENET
22
23 /* System performance - define the value i.e. CONFIG_SYS_XXX
24 */
25
26 /* Arbiter Configuration Register */
27 #define CONFIG_SYS_ACR_PIPE_DEP 3       /* Arbiter pipeline depth (0-3) */
28 #define CONFIG_SYS_ACR_RPTCNT   3       /* Arbiter repeat count (0-7) */
29
30 /* System Priority Control Regsiter */
31 #define CONFIG_SYS_SPCR_TSECEP  3       /* eTSEC1&2 emergency priority (0-3) */
32
33 /* System Clock Configuration Register */
34 #define CONFIG_SYS_SCCR_TSEC1CM 1               /* eTSEC1 clock mode (0-3) */
35 #define CONFIG_SYS_SCCR_TSEC2CM 1               /* eTSEC2 clock mode (0-3) */
36 #define CONFIG_SYS_SCCR_SATACM  SCCR_SATACM_2   /* SATA1-4 clock mode (0-3) */
37
38 /*
39  * System IO Config
40  */
41 #define CONFIG_SYS_SICRH                0x08200000
42 #define CONFIG_SYS_SICRL                0x00000000
43
44 /*
45  * Output Buffer Impedance
46  */
47 #define CONFIG_SYS_OBIR         0x30100000
48
49 /*
50  * IMMR new address
51  */
52 #define CONFIG_SYS_IMMR         0xE0000000
53
54 /*
55  * Device configurations
56  */
57
58 /* Vitesse 7385 */
59
60 #ifdef CONFIG_VSC7385_ENET
61
62 #define CONFIG_TSEC2
63
64 /* The flash address and size of the VSC7385 firmware image */
65 #define CONFIG_VSC7385_IMAGE            0xFE7FE000
66 #define CONFIG_VSC7385_IMAGE_SIZE       8192
67
68 #endif
69
70 /*
71  * DDR Setup
72  */
73 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
74 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
75 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
76 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   0x03000000
77 #define CONFIG_SYS_83XX_DDR_USES_CS0
78
79 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
80
81 #undef CONFIG_DDR_ECC           /* support DDR ECC function */
82 #undef CONFIG_DDR_ECC_CMD       /* Use DDR ECC user commands */
83
84 #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU   /* Never assert ODT to internal IOs */
85
86 /*
87  * Manually set up DDR parameters
88  */
89 #define CONFIG_SYS_DDR_SIZE             256             /* MB */
90 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000000f
91 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
92                                         | CSCONFIG_ODT_WR_ONLY_CURRENT \
93                                         | CSCONFIG_ROW_BIT_13 \
94                                         | CSCONFIG_COL_BIT_10)
95
96 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
97 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
98                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
99                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
100                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
101                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
102                                 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
103                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
104                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
105                                 /* 0x00260802 */ /* DDR400 */
106 #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
107                                 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
108                                 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
109                                 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
110                                 | (13 << TIMING_CFG1_REFREC_SHIFT) \
111                                 | (3 << TIMING_CFG1_WRREC_SHIFT) \
112                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
113                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
114                                 /* 0x3937d322 */
115 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
116                                 | (5 << TIMING_CFG2_CPO_SHIFT) \
117                                 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
118                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
119                                 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
120                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
121                                 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
122                                 /* 0x02984cc8 */
123
124 #define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
125                                 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
126                                 /* 0x06090100 */
127
128 #if defined(CONFIG_DDR_2T_TIMING)
129 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
130                                         | SDRAM_CFG_SDRAM_TYPE_DDR2 \
131                                         | SDRAM_CFG_32_BE \
132                                         | SDRAM_CFG_2T_EN)
133                                         /* 0x43088000 */
134 #else
135 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
136                                         | SDRAM_CFG_SDRAM_TYPE_DDR2)
137                                         /* 0x43000000 */
138 #endif
139 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00001000 /* 1 posted refresh */
140 #define CONFIG_SYS_DDR_MODE             ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
141                                         | (0x0442 << SDRAM_MODE_SD_SHIFT))
142                                         /* 0x04400442 */ /* DDR400 */
143 #define CONFIG_SYS_DDR_MODE2            0x00000000
144
145 /*
146  * Memory test
147  */
148 #undef CONFIG_SYS_DRAM_TEST             /* memory test, takes time */
149 #define CONFIG_SYS_MEMTEST_START        0x00040000 /* memtest region */
150 #define CONFIG_SYS_MEMTEST_END          0x0ef70010
151
152 /*
153  * The reserved memory
154  */
155 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
156
157 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
158 #define CONFIG_SYS_RAMBOOT
159 #else
160 #undef  CONFIG_SYS_RAMBOOT
161 #endif
162
163 #define CONFIG_SYS_MONITOR_LEN  (512 * 1024) /* Reserve 512 kB for Mon */
164 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024) /* Reserved for malloc */
165
166 /*
167  * Initial RAM Base Address Setup
168  */
169 #define CONFIG_SYS_INIT_RAM_LOCK        1
170 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
171 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
172 #define CONFIG_SYS_GBL_DATA_OFFSET      \
173                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
174
175 /*
176  * Local Bus Configuration & Clock Setup
177  */
178 #define CONFIG_SYS_LCRR_DBYP    LCRR_DBYP
179 #define CONFIG_SYS_LCRR_CLKDIV  LCRR_CLKDIV_8
180 #define CONFIG_SYS_LBC_LBCR             0x00000000
181 #define CONFIG_FSL_ELBC         1
182
183 /*
184  * FLASH on the Local Bus
185  */
186 #define CONFIG_SYS_FLASH_BASE           0xFE000000 /* FLASH base address */
187 #define CONFIG_SYS_FLASH_SIZE           8 /* max FLASH size is 32M */
188
189 #define CONFIG_SYS_FLASH_EMPTY_INFO             /* display empty sectors */
190
191 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE \
192                                 | BR_PS_16      /* 16 bit port */ \
193                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
194                                 | BR_V)         /* valid */
195 #define CONFIG_SYS_OR0_PRELIM   (OR_AM_8MB \
196                                 | OR_GPCM_XACS \
197                                 | OR_GPCM_SCY_9 \
198                                 | OR_GPCM_EHTR_SET \
199                                 | OR_GPCM_EAD)
200                                 /* 0xFF800191 */
201
202 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
203 #define CONFIG_SYS_MAX_FLASH_SECT       256 /* max sectors per device */
204
205 #undef  CONFIG_SYS_FLASH_CHECKSUM
206 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
207 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
208
209 /*
210  * NAND Flash on the Local Bus
211  */
212 #define CONFIG_SYS_NAND_BASE    0xE0600000
213 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_NAND_BASE \
214                                 | BR_DECC_CHK_GEN       /* Use HW ECC */ \
215                                 | BR_PS_8               /* 8 bit port */ \
216                                 | BR_MS_FCM             /* MSEL = FCM */ \
217                                 | BR_V)                 /* valid */
218 #define CONFIG_SYS_OR1_PRELIM   (OR_AM_32KB \
219                                 | OR_FCM_CSCT \
220                                 | OR_FCM_CST \
221                                 | OR_FCM_CHT \
222                                 | OR_FCM_SCY_1 \
223                                 | OR_FCM_TRLX \
224                                 | OR_FCM_EHTR)
225 /* Vitesse 7385 */
226
227 #define CONFIG_SYS_VSC7385_BASE 0xF0000000
228
229 #ifdef CONFIG_VSC7385_ENET
230
231 #define CONFIG_SYS_BR2_PRELIM           (CONFIG_SYS_VSC7385_BASE \
232                                         | BR_PS_8 \
233                                         | BR_MS_GPCM \
234                                         | BR_V)
235                                         /* 0xF0000801 */
236 #define CONFIG_SYS_OR2_PRELIM           (OR_AM_128KB \
237                                         | OR_GPCM_CSNT \
238                                         | OR_GPCM_XACS \
239                                         | OR_GPCM_SCY_15 \
240                                         | OR_GPCM_SETA \
241                                         | OR_GPCM_TRLX_SET \
242                                         | OR_GPCM_EHTR_SET \
243                                         | OR_GPCM_EAD)
244                                         /* 0xfffe09ff */
245 #endif
246
247 /*
248  * Serial Port
249  */
250 #define CONFIG_SYS_NS16550_SERIAL
251 #define CONFIG_SYS_NS16550_REG_SIZE     1
252 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
253
254 #define CONFIG_SYS_BAUDRATE_TABLE \
255                 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
256
257 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
258 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
259
260 /* SERDES */
261 #define CONFIG_FSL_SERDES
262 #define CONFIG_FSL_SERDES1      0xe3000
263 #define CONFIG_FSL_SERDES2      0xe3100
264
265 /* I2C */
266 #define CONFIG_SYS_I2C
267 #define CONFIG_SYS_I2C_FSL
268 #define CONFIG_SYS_FSL_I2C_SPEED        400000
269 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
270 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
271 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x51} }
272
273 /*
274  * Config on-board RTC
275  */
276 #define CONFIG_RTC_DS1374       /* use ds1374 rtc via i2c */
277 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
278
279 /*
280  * General PCI
281  * Addresses are mapped 1-1.
282  */
283 #define CONFIG_SYS_PCI_MEM_BASE         0x80000000
284 #define CONFIG_SYS_PCI_MEM_PHYS         CONFIG_SYS_PCI_MEM_BASE
285 #define CONFIG_SYS_PCI_MEM_SIZE         0x10000000 /* 256M */
286 #define CONFIG_SYS_PCI_MMIO_BASE        0x90000000
287 #define CONFIG_SYS_PCI_MMIO_PHYS        CONFIG_SYS_PCI_MMIO_BASE
288 #define CONFIG_SYS_PCI_MMIO_SIZE        0x10000000 /* 256M */
289 #define CONFIG_SYS_PCI_IO_BASE          0x00000000
290 #define CONFIG_SYS_PCI_IO_PHYS          0xE0300000
291 #define CONFIG_SYS_PCI_IO_SIZE          0x100000 /* 1M */
292
293 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL    CONFIG_SYS_SDRAM_BASE
294 #define CONFIG_SYS_PCI_SLV_MEM_BUS      0x00000000
295 #define CONFIG_SYS_PCI_SLV_MEM_SIZE     0x80000000
296
297 #define CONFIG_SYS_PCIE1_BASE           0xA0000000
298 #define CONFIG_SYS_PCIE1_CFG_BASE       0xA0000000
299 #define CONFIG_SYS_PCIE1_CFG_SIZE       0x08000000
300 #define CONFIG_SYS_PCIE1_MEM_BASE       0xA8000000
301 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xA8000000
302 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000
303 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
304 #define CONFIG_SYS_PCIE1_IO_PHYS        0xB8000000
305 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000
306
307 #define CONFIG_SYS_PCIE2_BASE           0xC0000000
308 #define CONFIG_SYS_PCIE2_CFG_BASE       0xC0000000
309 #define CONFIG_SYS_PCIE2_CFG_SIZE       0x08000000
310 #define CONFIG_SYS_PCIE2_MEM_BASE       0xC8000000
311 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xC8000000
312 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000
313 #define CONFIG_SYS_PCIE2_IO_BASE        0x00000000
314 #define CONFIG_SYS_PCIE2_IO_PHYS        0xD8000000
315 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00800000
316
317 #ifdef CONFIG_PCI
318 #define CONFIG_PCI_INDIRECT_BRIDGE
319
320 #undef CONFIG_PCI_SCAN_SHOW     /* show pci devices on startup */
321 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
322 #endif  /* CONFIG_PCI */
323
324 /*
325  * TSEC
326  */
327 #ifdef CONFIG_TSEC_ENET
328
329 #define CONFIG_GMII                     /* MII PHY management */
330
331 #define CONFIG_TSEC1
332
333 #ifdef CONFIG_TSEC1
334 #define CONFIG_HAS_ETH0
335 #define CONFIG_TSEC1_NAME               "TSEC0"
336 #define CONFIG_SYS_TSEC1_OFFSET         0x24000
337 #define TSEC1_PHY_ADDR                  2
338 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
339 #define TSEC1_PHYIDX                    0
340 #endif
341
342 #ifdef CONFIG_TSEC2
343 #define CONFIG_HAS_ETH1
344 #define CONFIG_TSEC2_NAME               "TSEC1"
345 #define CONFIG_SYS_TSEC2_OFFSET         0x25000
346 #define TSEC2_PHY_ADDR                  0x1c
347 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
348 #define TSEC2_PHYIDX                    0
349 #endif
350
351 /* Options are: TSEC[0-1] */
352 #define CONFIG_ETHPRIME                 "TSEC0"
353
354 #endif
355
356 /*
357  * SATA
358  */
359 #define CONFIG_SYS_SATA_MAX_DEVICE      2
360 #define CONFIG_SATA1
361 #define CONFIG_SYS_SATA1_OFFSET 0x18000
362 #define CONFIG_SYS_SATA1        (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
363 #define CONFIG_SYS_SATA1_FLAGS  FLAGS_DMA
364 #define CONFIG_SATA2
365 #define CONFIG_SYS_SATA2_OFFSET 0x19000
366 #define CONFIG_SYS_SATA2        (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
367 #define CONFIG_SYS_SATA2_FLAGS  FLAGS_DMA
368
369 #ifdef CONFIG_FSL_SATA
370 #define CONFIG_LBA48
371 #endif
372
373 /*
374  * Environment
375  */
376 #ifndef CONFIG_SYS_RAMBOOT
377         #define CONFIG_ENV_ADDR         \
378                         (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
379         #define CONFIG_ENV_SECT_SIZE    0x10000 /* 64K (one sector) for env */
380         #define CONFIG_ENV_SIZE         0x4000
381 #else
382         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE-0x1000)
383         #define CONFIG_ENV_SIZE         0x2000
384 #endif
385
386 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
387 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
388
389 /*
390  * BOOTP options
391  */
392 #define CONFIG_BOOTP_BOOTFILESIZE
393
394 /*
395  * Command line configuration.
396  */
397
398 #undef CONFIG_WATCHDOG          /* watchdog disabled */
399
400 #ifdef CONFIG_MMC
401 #define CONFIG_FSL_ESDHC_PIN_MUX
402 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC83xx_ESDHC_ADDR
403 #endif
404
405 /*
406  * Miscellaneous configurable options
407  */
408 #define CONFIG_SYS_LOAD_ADDR    0x2000000 /* default load address */
409
410 /*
411  * For booting Linux, the board info and command line data
412  * have to be in the first 256 MB of memory, since this is
413  * the maximum mapped by the Linux kernel during initialization.
414  */
415 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
416 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
417
418 /*
419  * Core HID Setup
420  */
421 #define CONFIG_SYS_HID0_INIT    0x000000000
422 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK \
423                                 | HID0_ENABLE_INSTRUCTION_CACHE)
424 #define CONFIG_SYS_HID2         HID2_HBE
425
426 #if defined(CONFIG_CMD_KGDB)
427 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
428 #endif
429
430 /*
431  * Environment Configuration
432  */
433 #define CONFIG_ENV_OVERWRITE
434
435 #define CONFIG_HAS_FSL_DR_USB
436 #define CONFIG_USB_EHCI_FSL
437 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
438
439 #define CONFIG_NETDEV           "eth1"
440
441 #define CONFIG_HOSTNAME         "mpc837x_rdb"
442 #define CONFIG_ROOTPATH         "/nfsroot"
443 #define CONFIG_RAMDISKFILE      "rootfs.ext2.gz.uboot"
444 #define CONFIG_BOOTFILE         "uImage"
445                                 /* U-Boot image on TFTP server */
446 #define CONFIG_UBOOTPATH        "u-boot.bin"
447 #define CONFIG_FDTFILE          "mpc8379_rdb.dtb"
448
449                                 /* default location for tftp and bootm */
450 #define CONFIG_LOADADDR         800000
451
452 #define CONFIG_EXTRA_ENV_SETTINGS \
453         "netdev=" CONFIG_NETDEV "\0"                            \
454         "uboot=" CONFIG_UBOOTPATH "\0"                                  \
455         "tftpflash=tftp $loadaddr $uboot;"                              \
456                 "protect off " __stringify(CONFIG_SYS_TEXT_BASE)        \
457                         " +$filesize; " \
458                 "erase " __stringify(CONFIG_SYS_TEXT_BASE)              \
459                         " +$filesize; " \
460                 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)     \
461                         " $filesize; "  \
462                 "protect on " __stringify(CONFIG_SYS_TEXT_BASE)         \
463                         " +$filesize; " \
464                 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)    \
465                         " $filesize\0"  \
466         "fdtaddr=780000\0"                                              \
467         "fdtfile=" CONFIG_FDTFILE "\0"                                  \
468         "ramdiskaddr=1000000\0"                                         \
469         "ramdiskfile=" CONFIG_RAMDISKFILE "\0"                          \
470         "console=ttyS0\0"                                               \
471         "setbootargs=setenv bootargs "                                  \
472                 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
473         "setipargs=setenv bootargs nfsroot=$serverip:$rootpath "        \
474                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"   \
475                                                         "$netdev:off "  \
476                 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
477
478 #define CONFIG_NFSBOOTCOMMAND                                           \
479         "setenv rootdev /dev/nfs;"                                      \
480         "run setbootargs;"                                              \
481         "run setipargs;"                                                \
482         "tftp $loadaddr $bootfile;"                                     \
483         "tftp $fdtaddr $fdtfile;"                                       \
484         "bootm $loadaddr - $fdtaddr"
485
486 #define CONFIG_RAMBOOTCOMMAND                                           \
487         "setenv rootdev /dev/ram;"                                      \
488         "run setbootargs;"                                              \
489         "tftp $ramdiskaddr $ramdiskfile;"                               \
490         "tftp $loadaddr $bootfile;"                                     \
491         "tftp $fdtaddr $fdtfile;"                                       \
492         "bootm $loadaddr $ramdiskaddr $fdtaddr"
493
494 #endif  /* __CONFIG_H */