1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
6 * mpc8313epb board configuration file
13 * High Level Configuration Options
17 #ifndef CONFIG_SYS_MONITOR_BASE
18 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
21 #define CONFIG_PCI_INDIRECT_BRIDGE
22 #define CONFIG_FSL_ELBC 1
30 #define CONFIG_VSC7385_ENET
33 #define CONFIG_SYS_MEMTEST_START 0x00001000
34 #define CONFIG_SYS_MEMTEST_END 0x07f00000
36 /* Early revs of this board will lock up hard when attempting
37 * to access the PMC registers, unless a JTAG debugger is
38 * connected, or some resistor modifications are made.
40 #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
43 * Device configurations
48 #ifdef CONFIG_VSC7385_ENET
52 /* The flash address and size of the VSC7385 firmware image */
53 #define CONFIG_VSC7385_IMAGE 0xFE7FE000
54 #define CONFIG_VSC7385_IMAGE_SIZE 8192
61 #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
64 * Manually set up DDR parameters, as this board does not
65 * seem to have the SPD connected to I2C.
67 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
68 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
69 | CSCONFIG_ODT_RD_NEVER \
70 | CSCONFIG_ODT_WR_ONLY_CURRENT \
71 | CSCONFIG_ROW_BIT_13 \
72 | CSCONFIG_COL_BIT_10)
75 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
76 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
77 | (0 << TIMING_CFG0_WRT_SHIFT) \
78 | (0 << TIMING_CFG0_RRT_SHIFT) \
79 | (0 << TIMING_CFG0_WWT_SHIFT) \
80 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
81 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
82 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
83 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
85 #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
86 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
87 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
88 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
89 | (10 << TIMING_CFG1_REFREC_SHIFT) \
90 | (3 << TIMING_CFG1_WRREC_SHIFT) \
91 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
92 | (2 << TIMING_CFG1_WRTORD_SHIFT))
94 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
95 | (5 << TIMING_CFG2_CPO_SHIFT) \
96 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
97 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
98 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
99 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
100 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
101 /* 0x129048c6 */ /* P9-45,may need tuning */
102 #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
103 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
105 #if defined(CONFIG_DDR_2T_TIMING)
106 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
107 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
112 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
113 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
117 #define CONFIG_SYS_SDRAM_CFG2 0x00401000
118 /* set burst length to 8 for 32-bit data path */
119 #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
120 | (0x0632 << SDRAM_MODE_SD_SHIFT))
122 #define CONFIG_SYS_DDR_MODE_2 0x8000C000
124 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
126 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
132 * FLASH on the Local Bus
134 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
135 #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
136 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
137 #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
139 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
140 #define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
142 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
143 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
145 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
146 !defined(CONFIG_SPL_BUILD)
147 #define CONFIG_SYS_RAMBOOT
150 #define CONFIG_SYS_INIT_RAM_LOCK 1
151 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
152 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
154 #define CONFIG_SYS_GBL_DATA_OFFSET \
155 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
156 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
158 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
159 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
160 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
163 * Local Bus LCRR and LBCR regs
165 #define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
166 | (0xFF << LBCR_BMT_SHIFT) \
167 | 0xF) /* 0x0004ff0f */
169 /* LB refresh timer prescal, 266MHz/32 */
170 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
172 /* drivers/mtd/nand/nand.c */
173 #define CONFIG_SYS_NAND_BASE 0xE2800000
175 #define CONFIG_MTD_PARTITION
177 #define CONFIG_SYS_MAX_NAND_DEVICE 1
178 #define CONFIG_NAND_FSL_ELBC 1
179 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
180 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
182 /* Still needed for spl_minimal.c */
183 #define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
184 #define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
186 /* local bus write LED / read status buffer (BCSR) mapping */
187 #define CONFIG_SYS_BCSR_ADDR 0xFA000000
188 #define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
189 /* map at 0xFA000000 on LCS3 */
192 #ifdef CONFIG_VSC7385_ENET
194 /* VSC7385 Base address on LCS2 */
195 #define CONFIG_SYS_VSC7385_BASE 0xF0000000
196 #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
201 #define CONFIG_MPC83XX_GPIO 1
206 #define CONFIG_SYS_NS16550_SERIAL
207 #define CONFIG_SYS_NS16550_REG_SIZE 1
209 #define CONFIG_SYS_BAUDRATE_TABLE \
210 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
212 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
213 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
216 #define CONFIG_SYS_I2C
217 #define CONFIG_SYS_I2C_FSL
218 #define CONFIG_SYS_FSL_I2C_SPEED 400000
219 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
220 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
221 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
222 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
223 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
224 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
228 * Addresses are mapped 1-1.
230 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
231 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
232 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
233 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
234 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
235 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
236 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
237 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
238 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
240 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
246 #define CONFIG_GMII /* MII PHY management */
249 #define CONFIG_HAS_ETH0
250 #define CONFIG_TSEC1_NAME "TSEC0"
251 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
252 #define TSEC1_PHY_ADDR 0x1c
253 #define TSEC1_FLAGS TSEC_GIGABIT
254 #define TSEC1_PHYIDX 0
258 #define CONFIG_HAS_ETH1
259 #define CONFIG_TSEC2_NAME "TSEC1"
260 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
261 #define TSEC2_PHY_ADDR 4
262 #define TSEC2_FLAGS TSEC_GIGABIT
263 #define TSEC2_PHYIDX 0
266 /* Options are: TSEC[0-1] */
267 #define CONFIG_ETHPRIME "TSEC1"
270 * Configure on-board RTC
272 #define CONFIG_RTC_DS1337
273 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
278 #if !defined(CONFIG_SYS_RAMBOOT)
279 #define CONFIG_ENV_ADDR \
280 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
281 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
282 #define CONFIG_ENV_SIZE 0x2000
284 /* Address and size of Redundant Environment Sector */
286 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
287 #define CONFIG_ENV_SIZE 0x2000
290 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
291 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
296 #define CONFIG_BOOTP_BOOTFILESIZE
299 * Command line configuration.
303 * Miscellaneous configurable options
305 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
306 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
308 /* Boot Argument Buffer Size */
309 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
312 * For booting Linux, the board info and command line data
313 * have to be in the first 256 MB of memory, since this is
314 * the maximum mapped by the Linux kernel during initialization.
316 /* Initial Memory map for Linux*/
317 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
318 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
320 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
322 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
324 /* System IO Config */
325 #define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
326 /* Enable Internal USB Phy and GPIO on LCD Connector */
327 #define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
330 * Environment Configuration
332 #define CONFIG_ENV_OVERWRITE
334 #define CONFIG_NETDEV "eth1"
336 #define CONFIG_HOSTNAME "mpc8313erdb"
337 #define CONFIG_ROOTPATH "/nfs/root/path"
338 #define CONFIG_BOOTFILE "uImage"
339 /* U-Boot image on TFTP server */
340 #define CONFIG_UBOOTPATH "u-boot.bin"
341 #define CONFIG_FDTFILE "mpc8313erdb.dtb"
343 /* default location for tftp and bootm */
344 #define CONFIG_LOADADDR 800000
346 #define CONFIG_EXTRA_ENV_SETTINGS \
347 "netdev=" CONFIG_NETDEV "\0" \
349 "uboot=" CONFIG_UBOOTPATH "\0" \
350 "tftpflash=tftpboot $loadaddr $uboot; " \
351 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
353 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
355 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
357 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
359 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
362 "fdtfile=" CONFIG_FDTFILE "\0" \
364 "setbootargs=setenv bootargs " \
365 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
366 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
367 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
369 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
371 #define CONFIG_NFSBOOTCOMMAND \
372 "setenv rootdev /dev/nfs;" \
375 "tftp $loadaddr $bootfile;" \
376 "tftp $fdtaddr $fdtfile;" \
377 "bootm $loadaddr - $fdtaddr"
379 #define CONFIG_RAMBOOTCOMMAND \
380 "setenv rootdev /dev/ram;" \
382 "tftp $ramdiskaddr $ramdiskfile;" \
383 "tftp $loadaddr $bootfile;" \
384 "tftp $fdtaddr $fdtfile;" \
385 "bootm $loadaddr $ramdiskaddr $fdtaddr"
387 #endif /* __CONFIG_H */