From b96b57347a785ffb5cdb2f0dd146b99520952823 Mon Sep 17 00:00:00 2001 From: Matt Arsenault Date: Mon, 21 Mar 2016 16:11:05 +0000 Subject: [PATCH] AMDGPU: Add frexp_mant intrinsic llvm-svn: 263948 --- llvm/include/llvm/IR/IntrinsicsAMDGPU.td | 4 ++ llvm/lib/Target/AMDGPU/SIInstructions.td | 4 +- llvm/test/CodeGen/AMDGPU/llvm.amdgcn.frexp.mant.ll | 64 ++++++++++++++++++++++ 3 files changed, 70 insertions(+), 2 deletions(-) create mode 100644 llvm/test/CodeGen/AMDGPU/llvm.amdgcn.frexp.mant.ll diff --git a/llvm/include/llvm/IR/IntrinsicsAMDGPU.td b/llvm/include/llvm/IR/IntrinsicsAMDGPU.td index 4e67e36..89ea798 100644 --- a/llvm/include/llvm/IR/IntrinsicsAMDGPU.td +++ b/llvm/include/llvm/IR/IntrinsicsAMDGPU.td @@ -119,6 +119,10 @@ def int_amdgcn_ldexp : Intrinsic< [llvm_anyfloat_ty], [LLVMMatchType<0>, llvm_i32_ty], [IntrNoMem] >; +def int_amdgcn_frexp_mant : Intrinsic< + [llvm_anyfloat_ty], [LLVMMatchType<0>], [IntrNoMem] +>; + def int_amdgcn_class : Intrinsic< [llvm_i1_ty], [llvm_anyfloat_ty, llvm_i32_ty], [IntrNoMem] >; diff --git a/llvm/lib/Target/AMDGPU/SIInstructions.td b/llvm/lib/Target/AMDGPU/SIInstructions.td index 639faeb..1922102 100644 --- a/llvm/lib/Target/AMDGPU/SIInstructions.td +++ b/llvm/lib/Target/AMDGPU/SIInstructions.td @@ -1349,7 +1349,7 @@ defm V_FREXP_EXP_I32_F64 : VOP1Inst , "v_frexp_exp_i32_f64", let SchedRW = [WriteDoubleAdd] in { defm V_FREXP_MANT_F64 : VOP1Inst , "v_frexp_mant_f64", - VOP_F64_F64 + VOP_F64_F64, int_amdgcn_frexp_mant >; defm V_FRACT_F64 : VOP1Inst , "v_fract_f64", @@ -1362,7 +1362,7 @@ defm V_FREXP_EXP_I32_F32 : VOP1Inst , "v_frexp_exp_i32_f32", VOP_I32_F32 >; defm V_FREXP_MANT_F32 : VOP1Inst , "v_frexp_mant_f32", - VOP_F32_F32 + VOP_F32_F32, int_amdgcn_frexp_mant >; let vdst = 0, src0 = 0, VOPAsmPrefer32Bit = 1 in { defm V_CLREXCP : VOP1Inst , "v_clrexcp", VOP_NONE>; diff --git a/llvm/test/CodeGen/AMDGPU/llvm.amdgcn.frexp.mant.ll b/llvm/test/CodeGen/AMDGPU/llvm.amdgcn.frexp.mant.ll new file mode 100644 index 0000000..b8d63de --- /dev/null +++ b/llvm/test/CodeGen/AMDGPU/llvm.amdgcn.frexp.mant.ll @@ -0,0 +1,64 @@ +; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s +; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s + +declare float @llvm.fabs.f32(float) #0 +declare double @llvm.fabs.f64(double) #0 +declare float @llvm.amdgcn.frexp.mant.f32(float) #0 +declare double @llvm.amdgcn.frexp.mant.f64(double) #0 + +; GCN-LABEL: {{^}}s_test_frexp_mant_f32: +; GCN: v_frexp_mant_f32_e32 {{v[0-9]+}}, {{s[0-9]+}} +define void @s_test_frexp_mant_f32(float addrspace(1)* %out, float %src) #1 { + %frexp.mant = call float @llvm.amdgcn.frexp.mant.f32(float %src) + store float %frexp.mant, float addrspace(1)* %out + ret void +} + +; GCN-LABEL: {{^}}s_test_fabs_frexp_mant_f32: +; GCN: v_frexp_mant_f32_e64 {{v[0-9]+}}, |{{s[0-9]+}}| +define void @s_test_fabs_frexp_mant_f32(float addrspace(1)* %out, float %src) #1 { + %fabs.src = call float @llvm.fabs.f32(float %src) + %frexp.mant = call float @llvm.amdgcn.frexp.mant.f32(float %fabs.src) + store float %frexp.mant, float addrspace(1)* %out + ret void +} + +; GCN-LABEL: {{^}}s_test_fneg_fabs_frexp_mant_f32: +; GCN: v_frexp_mant_f32_e64 {{v[0-9]+}}, -|{{s[0-9]+}}| +define void @s_test_fneg_fabs_frexp_mant_f32(float addrspace(1)* %out, float %src) #1 { + %fabs.src = call float @llvm.fabs.f32(float %src) + %fneg.fabs.src = fsub float -0.0, %fabs.src + %frexp.mant = call float @llvm.amdgcn.frexp.mant.f32(float %fneg.fabs.src) + store float %frexp.mant, float addrspace(1)* %out + ret void +} + +; GCN-LABEL: {{^}}s_test_frexp_mant_f64: +; GCN: v_frexp_mant_f64_e32 {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} +define void @s_test_frexp_mant_f64(double addrspace(1)* %out, double %src) #1 { + %frexp.mant = call double @llvm.amdgcn.frexp.mant.f64(double %src) + store double %frexp.mant, double addrspace(1)* %out + ret void +} + +; GCN-LABEL: {{^}}s_test_fabs_frexp_mant_f64: +; GCN: v_frexp_mant_f64_e64 {{v\[[0-9]+:[0-9]+\]}}, |{{s\[[0-9]+:[0-9]+\]}}| +define void @s_test_fabs_frexp_mant_f64(double addrspace(1)* %out, double %src) #1 { + %fabs.src = call double @llvm.fabs.f64(double %src) + %frexp.mant = call double @llvm.amdgcn.frexp.mant.f64(double %fabs.src) + store double %frexp.mant, double addrspace(1)* %out + ret void +} + +; GCN-LABEL: {{^}}s_test_fneg_fabs_frexp_mant_f64: +; GCN: v_frexp_mant_f64_e64 {{v\[[0-9]+:[0-9]+\]}}, -|{{s\[[0-9]+:[0-9]+\]}}| +define void @s_test_fneg_fabs_frexp_mant_f64(double addrspace(1)* %out, double %src) #1 { + %fabs.src = call double @llvm.fabs.f64(double %src) + %fneg.fabs.src = fsub double -0.0, %fabs.src + %frexp.mant = call double @llvm.amdgcn.frexp.mant.f64(double %fneg.fabs.src) + store double %frexp.mant, double addrspace(1)* %out + ret void +} + +attributes #0 = { nounwind readnone } +attributes #1 = { nounwind } -- 2.7.4