From b3d630ca21c7c89a3c4515313c16a2398a09481d Mon Sep 17 00:00:00 2001 From: Justin Holewinski Date: Thu, 25 Jul 2013 12:32:00 +0000 Subject: [PATCH] Fix a bug in TableGen where the intrinsic function name recognizer could mis-identify names if one was a prefix substring of the other For two intrinsics 'llvm.nvvm.texsurf.handle' and 'llvm.nvvm.texsurf.handle.internal', TableGen was emitting matching code like: if (Name.startswith("llvm.nvvm.texsurf.handle")) ... if (Name.startswith("llvm.nvvm.texsurf.handle.internal")) ... We can never match "llvm.nvvm.texsurf.handle.internal" here because it will always be erroneously matched by the first condition. The fix is to sort the intrinsic names and emit them in reverse order. llvm-svn: 187119 --- llvm/test/TableGen/intrinsic-order.td | 35 ++++++++++++++++++++++++++++++++ llvm/utils/TableGen/IntrinsicEmitter.cpp | 18 ++++++++++++++++ 2 files changed, 53 insertions(+) create mode 100644 llvm/test/TableGen/intrinsic-order.td diff --git a/llvm/test/TableGen/intrinsic-order.td b/llvm/test/TableGen/intrinsic-order.td new file mode 100644 index 0000000..5eadf60 --- /dev/null +++ b/llvm/test/TableGen/intrinsic-order.td @@ -0,0 +1,35 @@ +// RUN: llvm-tblgen -gen-intrinsic %s | FileCheck %s + +class IntrinsicProperty; + +class ValueType { + string Namespace = "MVT"; + int Size = size; + int Value = value; +} + +class LLVMType { + ValueType VT = vt; +} + +class Intrinsic param_types = []> { + string LLVMName = name; + bit isTarget = 0; + string TargetPrefix = ""; + list RetTypes = []; + list ParamTypes = param_types; + list Properties = []; +} + +def iAny : ValueType<0, 254>; +def llvm_anyint_ty : LLVMType; + + +// Make sure an intrinsic name that is a prefix of another is checked after the +// other. + +// CHECK: if (NameR.startswith("oo.bar.")) return Intrinsic::foo_bar; +// CHECK: if (NameR.startswith("oo.")) return Intrinsic::foo; + +def int_foo : Intrinsic<"llvm.foo", [llvm_anyint_ty]>; +def int_foo_bar : Intrinsic<"llvm.foo.bar", [llvm_anyint_ty]>; diff --git a/llvm/utils/TableGen/IntrinsicEmitter.cpp b/llvm/utils/TableGen/IntrinsicEmitter.cpp index c83797c..c508795 100644 --- a/llvm/utils/TableGen/IntrinsicEmitter.cpp +++ b/llvm/utils/TableGen/IntrinsicEmitter.cpp @@ -131,6 +131,20 @@ void IntrinsicEmitter::EmitEnumInfo(const std::vector &Ints, OS << "#endif\n\n"; } +struct IntrinsicNameSorter { + IntrinsicNameSorter(const std::vector &I) + : Ints(I) {} + + // Sort in reverse order of intrinsic name so "abc.def" appears after + // "abd.def.ghi" in the overridden name matcher + bool operator()(unsigned i, unsigned j) { + return Ints[i].Name > Ints[j].Name; + } + +private: + const std::vector &Ints; +}; + void IntrinsicEmitter:: EmitFnNameRecognizer(const std::vector &Ints, raw_ostream &OS) { @@ -144,12 +158,16 @@ EmitFnNameRecognizer(const std::vector &Ints, OS << " StringRef NameR(Name+6, Len-6); // Skip over 'llvm.'\n"; OS << " switch (Name[5]) { // Dispatch on first letter.\n"; OS << " default: break;\n"; + IntrinsicNameSorter Sorter(Ints); // Emit the intrinsic matching stuff by first letter. for (std::map >::iterator I = IntMapping.begin(), E = IntMapping.end(); I != E; ++I) { OS << " case '" << I->first << "':\n"; std::vector &IntList = I->second; + // Sort intrinsics in reverse order of their names + std::sort(IntList.begin(), IntList.end(), Sorter); + // Emit all the overloaded intrinsics first, build a table of the // non-overloaded ones. std::vector MatchTable; -- 2.7.4