From 85d3a419a7879e35fed0924b7d7312dd84995de4 Mon Sep 17 00:00:00 2001 From: Craig Topper Date: Tue, 15 Nov 2022 18:00:22 -0800 Subject: [PATCH] [RISCV] Remove some unneeded widening FP vector pseudo instructions. NFC We don't need LMUL=8 versions of these. Reviewed By: michaelmaitland Differential Revision: https://reviews.llvm.org/D137439 --- llvm/lib/Target/RISCV/RISCVInstrInfoVPseudos.td | 16 +++++++++------- 1 file changed, 9 insertions(+), 7 deletions(-) diff --git a/llvm/lib/Target/RISCV/RISCVInstrInfoVPseudos.td b/llvm/lib/Target/RISCV/RISCVInstrInfoVPseudos.td index 0616902..efb11f4 100644 --- a/llvm/lib/Target/RISCV/RISCVInstrInfoVPseudos.td +++ b/llvm/lib/Target/RISCV/RISCVInstrInfoVPseudos.td @@ -120,15 +120,17 @@ class MxSet { !eq(eew, 64) : [V_M1, V_M2, V_M4, V_M8]); } -class FPR_Info mxlist> { +class FPR_Info mxlist, + list mxlistfw> { RegisterClass fprclass = regclass; string FX = fx; list MxList = mxlist; + list MxListFW = mxlistfw; } -def SCALAR_F16 : FPR_Info.m>; -def SCALAR_F32 : FPR_Info.m>; -def SCALAR_F64 : FPR_Info.m>; +def SCALAR_F16 : FPR_Info.m, [V_MF4, V_MF2, V_M1, V_M2, V_M4]>; +def SCALAR_F32 : FPR_Info.m, [V_MF2, V_M1, V_M2, V_M4]>; +def SCALAR_F64 : FPR_Info.m, []>; defvar FPList = [SCALAR_F16, SCALAR_F32, SCALAR_F64]; @@ -2012,7 +2014,7 @@ multiclass VPseudoBinaryW_VX_LMUL { multiclass VPseudoBinaryW_VF { foreach f = FPListW in - foreach m = f.MxList in + foreach m = f.MxListFW in defm "_V" # f.FX : VPseudoBinary; @@ -2040,7 +2042,7 @@ multiclass VPseudoBinaryW_WX_LMUL { multiclass VPseudoBinaryW_WF { foreach f = FPListW in - foreach m = f.MxList in + foreach m = f.MxListFW in defm "_W" # f.FX : VPseudoBinary; } @@ -2868,7 +2870,7 @@ multiclass VPseudoTernaryW_VX { multiclass VPseudoTernaryW_VF { defvar constraint = "@earlyclobber $rd"; foreach f = FPListW in - foreach m = f.MxList in + foreach m = f.MxListFW in defm "_V" # f.FX : VPseudoTernaryWithPolicy; } -- 2.7.4