From 3c14be8c0e2578f225b33bf36a0f05a0b16712c5 Mon Sep 17 00:00:00 2001 From: xmj Date: Wed, 8 Sep 2010 00:55:04 +0000 Subject: [PATCH] Rename loongson vector shift insns git-svn-id: svn+ssh://gcc.gnu.org/svn/gcc/trunk@163986 138bc75d-0d04-0410-961f-82ee72b054a4 --- gcc/ChangeLog | 15 +++++++++++++++ gcc/config/mips/loongson.md | 6 +++--- gcc/config/mips/mips.c | 6 ++++++ 3 files changed, 24 insertions(+), 3 deletions(-) diff --git a/gcc/ChangeLog b/gcc/ChangeLog index d5c7623..df92231 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,18 @@ +2010-09-08 Mingjie Xing + + * config/mips/loongson.md (loongson_psll): Rename to... + (ashl3): ...this. + (loongson_psra): Rename to... + (ashr3): ...this. + (loongson_psrl): Rename to... + (lshr3): ...this. + * config/mips/mips.c (CODE_FOR_loongson_psllh): Define. + (CODE_FOR_loongson_psllw): Define. + (CODE_FOR_loongson_psrlh): Define. + (CODE_FOR_loongson_psrlw): Define. + (CODE_FOR_loongson_psrah): Define. + (CODE_FOR_loongson_psraw): Define. + 2010-09-07 Richard Henderson * tree-vect-data-refs.c: Include tm_p.h. diff --git a/gcc/config/mips/loongson.md b/gcc/config/mips/loongson.md index 11b197b..4f95c28 100644 --- a/gcc/config/mips/loongson.md +++ b/gcc/config/mips/loongson.md @@ -411,7 +411,7 @@ [(set_attr "type" "fmul")]) ;; Shift left logical. -(define_insn "loongson_psll" +(define_insn "ashl3" [(set (match_operand:VWH 0 "register_operand" "=f") (ashift:VWH (match_operand:VWH 1 "register_operand" "f") (match_operand:SI 2 "register_operand" "f")))] @@ -420,7 +420,7 @@ [(set_attr "type" "fmul")]) ;; Shift right arithmetic. -(define_insn "loongson_psra" +(define_insn "ashr3" [(set (match_operand:VWH 0 "register_operand" "=f") (ashiftrt:VWH (match_operand:VWH 1 "register_operand" "f") (match_operand:SI 2 "register_operand" "f")))] @@ -429,7 +429,7 @@ [(set_attr "type" "fdiv")]) ;; Shift right logical. -(define_insn "loongson_psrl" +(define_insn "lshr3" [(set (match_operand:VWH 0 "register_operand" "=f") (lshiftrt:VWH (match_operand:VWH 1 "register_operand" "f") (match_operand:SI 2 "register_operand" "f")))] diff --git a/gcc/config/mips/mips.c b/gcc/config/mips/mips.c index 3fe7f8b..20b63c7 100644 --- a/gcc/config/mips/mips.c +++ b/gcc/config/mips/mips.c @@ -12714,6 +12714,12 @@ AVAIL_NON_MIPS16 (cache, TARGET_CACHE_BUILTIN) #define CODE_FOR_loongson_pmulhuh CODE_FOR_umulv4hi3_highpart #define CODE_FOR_loongson_pmulhh CODE_FOR_smulv4hi3_highpart #define CODE_FOR_loongson_pmullh CODE_FOR_mulv4hi3 +#define CODE_FOR_loongson_psllh CODE_FOR_ashlv4hi3 +#define CODE_FOR_loongson_psllw CODE_FOR_ashlv2si3 +#define CODE_FOR_loongson_psrlh CODE_FOR_lshrv4hi3 +#define CODE_FOR_loongson_psrlw CODE_FOR_lshrv2si3 +#define CODE_FOR_loongson_psrah CODE_FOR_ashrv4hi3 +#define CODE_FOR_loongson_psraw CODE_FOR_ashrv2si3 #define CODE_FOR_loongson_psubw CODE_FOR_subv2si3 #define CODE_FOR_loongson_psubh CODE_FOR_subv4hi3 #define CODE_FOR_loongson_psubb CODE_FOR_subv8qi3 -- 2.7.4