From 24aa028cfadb3759fda4cf40302bf5bb9bbd9b19 Mon Sep 17 00:00:00 2001 From: Matt Arsenault Date: Sat, 26 Jul 2014 21:21:42 +0000 Subject: [PATCH] R600/SI: Fix broken test. There was no check prefix for the instruction lines. Match what is emitted though, although I'm pretty sure it is incorrect. llvm-svn: 214035 --- llvm/test/CodeGen/R600/unaligned-load-store.ll | 20 ++++++++++++++++++-- 1 file changed, 18 insertions(+), 2 deletions(-) diff --git a/llvm/test/CodeGen/R600/unaligned-load-store.ll b/llvm/test/CodeGen/R600/unaligned-load-store.ll index 4df69d1..0ba109b 100644 --- a/llvm/test/CodeGen/R600/unaligned-load-store.ll +++ b/llvm/test/CodeGen/R600/unaligned-load-store.ll @@ -1,7 +1,11 @@ ; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs< %s | FileCheck -check-prefix=SI %s +; FIXME: This is probably wrong. This probably needs to expand to 8-bit reads and writes. ; SI-LABEL: @unaligned_load_store_i32: -; DS_READ_U32 {{v[0-9]+}}, 0, [[REG]] +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_WRITE_B32 +; SI: S_ENDPGM define void @unaligned_load_store_i32(i32 addrspace(3)* %p, i32 addrspace(3)* %r) nounwind { %v = load i32 addrspace(3)* %p, align 1 store i32 %v, i32 addrspace(3)* %r, align 1 @@ -9,7 +13,19 @@ define void @unaligned_load_store_i32(i32 addrspace(3)* %p, i32 addrspace(3)* %r } ; SI-LABEL: @unaligned_load_store_v4i32: -; DS_READ_U32 {{v[0-9]+}}, 0, [[REG]] +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_READ_U16 +; SI: DS_WRITE_B32 +; SI: DS_WRITE_B32 +; SI: DS_WRITE_B32 +; SI: DS_WRITE_B32 +; SI: S_ENDPGM define void @unaligned_load_store_v4i32(<4 x i32> addrspace(3)* %p, <4 x i32> addrspace(3)* %r) nounwind { %v = load <4 x i32> addrspace(3)* %p, align 1 store <4 x i32> %v, <4 x i32> addrspace(3)* %r, align 1 -- 2.7.4