From 12da0f9c3d9a5a1ec91f339f45c99dd8f27eb869 Mon Sep 17 00:00:00 2001 From: Thomas Lively Date: Tue, 25 Sep 2018 03:39:28 +0000 Subject: [PATCH] [WebAssembly] SIMD sqrt Reviewers: aheejin, dschuff Subscribers: sbc100, jgravelle-google, sunfish, llvm-commits Differential Revision: https://reviews.llvm.org/D52387 llvm-svn: 342937 --- .../lib/Target/WebAssembly/WebAssemblyInstrSIMD.td | 9 ++++++++ llvm/test/CodeGen/WebAssembly/simd-arith.ll | 24 ++++++++++++++++++++++ llvm/test/MC/WebAssembly/simd-encodings.s | 6 ++++++ 3 files changed, 39 insertions(+) diff --git a/llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td b/llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td index 9fe96dd..a44a839 100644 --- a/llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td +++ b/llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td @@ -212,6 +212,12 @@ multiclass SIMDAbs simdop> { [(set (vec_t V128:$dst), (vec_t (fabs V128:$vec)))], vec#".abs\t$dst, $vec", vec#".abs", simdop>; } +multiclass SIMDSqrt simdop> { + defm SQRT_#vec_t : + SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins), + [(set (vec_t V128:$dst), (vec_t (fsqrt V128:$vec)))], + vec#".sqrt\t$dst, $vec", vec#".sqrt", simdop>; +} let Defs = [ARGUMENTS] in { defm "" : ConstVec; defm "" : SIMDAbs; defm "" : SIMDAbs; +defm "" : SIMDSqrt; +defm "" : SIMDSqrt; + } // Defs = [ARGUMENTS] // Def load and store patterns from WebAssemblyInstrMemory.td for vector types diff --git a/llvm/test/CodeGen/WebAssembly/simd-arith.ll b/llvm/test/CodeGen/WebAssembly/simd-arith.ll index 4f26b89..f20dc82 100644 --- a/llvm/test/CodeGen/WebAssembly/simd-arith.ll +++ b/llvm/test/CodeGen/WebAssembly/simd-arith.ll @@ -723,6 +723,18 @@ define <4 x float> @mul_v4f32(<4 x float> %x, <4 x float> %y) { ret <4 x float> %a } +; CHECK-LABEL: sqrt_v4f32: +; NO-SIMD128-NOT: f32x4 +; SIMD128-NEXT: .param v128{{$}} +; SIMD128-NEXT: .result v128{{$}} +; SIMD128-NEXT: f32x4.sqrt $push[[R:[0-9]+]]=, $0{{$}} +; SIMD128-NEXT: return $pop[[R]]{{$}} +declare <4 x float> @llvm.sqrt.v4f32(<4 x float> %x) +define <4 x float> @sqrt_v4f32(<4 x float> %x) { + %a = call <4 x float> @llvm.sqrt.v4f32(<4 x float> %x) + ret <4 x float> %a +} + ; ============================================================================== ; 2 x double ; ============================================================================== @@ -797,3 +809,15 @@ define <2 x double> @mul_v2f64(<2 x double> %x, <2 x double> %y) { %a = fmul <2 x double> %x, %y ret <2 x double> %a } + +; CHECK-LABEL: sqrt_v2f64: +; NO-SIMD128-NOT: f64x2 +; SIMD128-NEXT: .param v128{{$}} +; SIMD128-NEXT: .result v128{{$}} +; SIMD128-NEXT: f64x2.sqrt $push[[R:[0-9]+]]=, $0{{$}} +; SIMD128-NEXT: return $pop[[R]]{{$}} +declare <2 x double> @llvm.sqrt.v2f64(<2 x double> %x) +define <2 x double> @sqrt_v2f64(<2 x double> %x) { + %a = call <2 x double> @llvm.sqrt.v2f64(<2 x double> %x) + ret <2 x double> %a +} diff --git a/llvm/test/MC/WebAssembly/simd-encodings.s b/llvm/test/MC/WebAssembly/simd-encodings.s index b8856d6..6c4e45c 100644 --- a/llvm/test/MC/WebAssembly/simd-encodings.s +++ b/llvm/test/MC/WebAssembly/simd-encodings.s @@ -355,4 +355,10 @@ # CHECK: f64x2.mul # encoding: [0xfd,0x8c] f64x2.mul + # CHECK: f32x4.sqrt # encoding: [0xfd,0x8d] + f32x4.sqrt + + # CHECK: f64x2.sqrt # encoding: [0xfd,0x8e] + f64x2.sqrt + end_function -- 2.7.4