From 07994ec39b5242be73c420b5edc581536ad150cd Mon Sep 17 00:00:00 2001 From: Ahmed Bougacha Date: Thu, 28 Jul 2016 16:58:21 +0000 Subject: [PATCH] [AArch64][GlobalISel] Remove 'alignment' from MIR tests. NFC. llvm-svn: 277000 --- llvm/test/CodeGen/AArch64/GlobalISel/arm64-instructionselect.mir | 4 ---- 1 file changed, 4 deletions(-) diff --git a/llvm/test/CodeGen/AArch64/GlobalISel/arm64-instructionselect.mir b/llvm/test/CodeGen/AArch64/GlobalISel/arm64-instructionselect.mir index 3767f93..0d9cdbe 100644 --- a/llvm/test/CodeGen/AArch64/GlobalISel/arm64-instructionselect.mir +++ b/llvm/test/CodeGen/AArch64/GlobalISel/arm64-instructionselect.mir @@ -21,7 +21,6 @@ # Also check that we constrain the register class of the COPY to GPR32. # CHECK-LABEL: name: add_s32_gpr name: add_s32_gpr -alignment: 2 isSSA: true # CHECK: registers: @@ -46,7 +45,6 @@ body: | # Same as add_s32_gpr, for 64-bit operations. # CHECK-LABEL: name: add_s64_gpr name: add_s64_gpr -alignment: 2 isSSA: true # CHECK: registers: @@ -71,7 +69,6 @@ body: | # Same as add_s32_gpr, for G_OR operations. # CHECK-LABEL: name: or_s32_gpr name: or_s32_gpr -alignment: 2 isSSA: true # CHECK: registers: @@ -96,7 +93,6 @@ body: | # Same as add_s64_gpr, for G_OR operations. # CHECK-LABEL: name: or_s64_gpr name: or_s64_gpr -alignment: 2 isSSA: true # CHECK: registers: -- 2.7.4