keith.zhao [Sun, 5 Jun 2022 04:33:09 +0000 (21:33 -0700)]
riscv:linux:driver:inno hdmi
replace drm clock&pin api , add edid and HPD function
Signed-off-by: keith.zhao<keith.zhao@statfivetech.com>
andy.hu [Thu, 2 Jun 2022 12:16:38 +0000 (12:16 +0000)]
Merge branch 'CR_1051_CLOCK_TREE_Xingyu.Wu' into 'jh7110-5.15.y-devel'
clk:starfive:Adjust clocks' flag
See merge request sdk/linux!89
andy.hu [Thu, 2 Jun 2022 10:27:44 +0000 (10:27 +0000)]
Merge branch 'CR_1058_SDBOOT_clivia.cai' into 'jh7110-5.15.y-devel'
Cr 1058 sdboot clivia.cai
See merge request sdk/linux!93
Clivia.Cai [Wed, 1 Jun 2022 01:58:05 +0000 (09:58 +0800)]
riscv:dts:jh7110: update sdio0 config
Modify the name of some attributes of the sdio0 node
Signed-off-by: Clivia.Cai <Clivia.Cai@starfivetech.com>
Clivia.Cai [Fri, 27 May 2022 06:55:43 +0000 (14:55 +0800)]
riscv:dts:sd: update sd dt-bingings
modify sd card bus freq to 102.4M
Signed-off-by: Clivia.Cai <Clivia.Cai@starfivetech.com>
andy.hu [Wed, 1 Jun 2022 06:24:19 +0000 (06:24 +0000)]
Merge branch 'CR_1088_PDM_walker.chen' into 'jh7110-5.15.y-devel'
Implement PDM driver for JH7110 SoC
Signed-off-by: Walker Chen <walker.chen@starfivetech.com>
See merge request sdk/linux!92
walker.chen [Wed, 1 Jun 2022 06:24:19 +0000 (02:24 -0400)]
Add PDM driver for JH7110 SoC
Signed-off-by: Walker Chen <walker.chen@starfivetech.com>
andy.hu [Wed, 1 Jun 2022 03:06:38 +0000 (03:06 +0000)]
Merge branch 'CR_1086_PCIE_kevin.xie' into 'jh7110-5.15.y-devel'
Cr 1086 pcie kevin.xie
See merge request sdk/linux!91
andy.hu [Tue, 31 May 2022 16:07:38 +0000 (16:07 +0000)]
Merge branch 'CR_1062_V4L2_changhuang.liang' into 'jh7110-5.15.y-devel'
v4l2: fixed sc2235->dvp->isp->ddr error
See merge request sdk/linux!90
Kevin.xie [Tue, 31 May 2022 08:46:58 +0000 (16:46 +0800)]
riscv: defconfig: Support WLAN card AX210 for StarFive JH7110.
The firmware of AX210 are set in linux/firmware as extra firmware,
whilch will be build into kernel.
That is one of the standard extra firmware solutioin, or we can
pack them into filesystem(lib/firmware).
Signed-off-by: Kevin.xie <kevin.xie@starfivetech.com>
Kevin.xie [Tue, 31 May 2022 08:45:49 +0000 (16:45 +0800)]
riscv: defconfig: Support pcie to sata driver for StarFive JH7110
Signed-off-by: Kevin.xie <kevin.xie@starfivetech.com>
Kevin.xie [Tue, 31 May 2022 08:45:02 +0000 (16:45 +0800)]
riscv: defconfig: Support pcie nvme driver for StarFive JH7110
Signed-off-by: Kevin.xie <kevin.xie@starfivetech.com>
Kevin.xie [Tue, 31 May 2022 08:43:47 +0000 (16:43 +0800)]
riscv: defconfig: Disable PCIE ASPM module
FIXME: If we enable ASPM module, JH7110 evb will get stuck after
added some pcie devices that has relevant capability.
Signed-off-by: Kevin.xie <kevin.xie@starfivetech.com>
xingyu.wu [Mon, 30 May 2022 08:49:46 +0000 (16:49 +0800)]
clk:starfive:Adjust clocks' flag
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
andy.hu [Mon, 30 May 2022 08:46:26 +0000 (08:46 +0000)]
Merge branch 'CR_1049_watchdog_Xingyu.Wu' into 'jh7110-5.15.y-devel'
watchdog:starfive:Modify real timeout sec setting and read
See merge request sdk/linux!88
xingyu.wu [Mon, 30 May 2022 03:42:04 +0000 (11:42 +0800)]
watchdog:starfive:Modify real timeout sec setting and read
According to watchdog reset after twice timeout in hardware,
adjust real timeout sec setting and read by divider.
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
changhuang.liang [Mon, 30 May 2022 05:54:43 +0000 (13:54 +0800)]
v4l2: fixed sc2235->dvp->isp->ddr error
andy.hu [Sun, 29 May 2022 11:18:26 +0000 (11:18 +0000)]
Merge branch 'CR_1070_evb_hdmi_inno_keith.zhao' into 'jh7110-5.15.y-devel'
Cr 1070 evb hdmi inno keith.zhao
See merge request sdk/linux!87
keith.zhao [Sun, 29 May 2022 01:44:58 +0000 (18:44 -0700)]
riscv:linux:driver:inno hdmi
delete some clock ,DC8200 unuse but other module used (gpu.vpu..)
Signed-off-by: keith.zhao<keith.zhao@statfivetech.com>
keith.zhao [Sat, 28 May 2022 15:06:29 +0000 (08:06 -0700)]
driver:drm:hdmi
add inno hdmi driver,only support 1080P mode
Signed-off-by: keith.zhao <keith.zhao@starfivetech.com>
andy.hu [Thu, 26 May 2022 12:27:27 +0000 (12:27 +0000)]
Merge branch 'CR_868_USB-HOST_yanhong.wang' into 'jh7110-5.15.y-devel'
Cr 868 usb host yanhong.wang
See merge request sdk/linux!84
andy.hu [Thu, 26 May 2022 10:11:01 +0000 (10:11 +0000)]
Merge branch 'CR_998_V4L2_evb_changhuang.liang' into 'jh7110-5.15.y-devel'
Cr 998 v4 l2 evb changhuang.liang
See merge request sdk/linux!85
yanhong.wang [Thu, 26 May 2022 06:02:07 +0000 (14:02 +0800)]
defconfig:starfive: add USB_CDNS3_STARFIVE to defconfig
Add CONFIG_USB_CDNS3_STARFIVE to defconfig for StarFive JH7110 SoC.
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
yanhong.wang [Thu, 26 May 2022 05:53:50 +0000 (13:53 +0800)]
USB:cdns3:starfive-jh7110: Update cdns3-starfive driver
Update cdns3-starfive usb control driver, default support usb2.0 and
usb3.0.
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
yanhong.wang [Thu, 26 May 2022 05:48:19 +0000 (13:48 +0800)]
dt-bindings:usb:jh7110: Add usb support
Add bindings for usb control on the StarFive JH7100 SoC.
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
changhuang.liang [Thu, 26 May 2022 05:47:37 +0000 (13:47 +0800)]
v4l2: modify coding style
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Thu, 26 May 2022 03:16:43 +0000 (11:16 +0800)]
v4l2: open ov4689
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Wed, 25 May 2022 12:43:25 +0000 (20:43 +0800)]
v4l2: vin add top clk and reset control support
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Mon, 23 May 2022 08:11:10 +0000 (16:11 +0800)]
v4l2: add ov5640 configure
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Sun, 22 May 2022 04:34:23 +0000 (12:34 +0800)]
pmic: pmic use fs_initcall init
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Fri, 20 May 2022 16:54:15 +0000 (00:54 +0800)]
v4l2: fixed mipi -> vin pipeline image abnormal
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Fri, 20 May 2022 15:58:44 +0000 (23:58 +0800)]
v4l2: add mipi pipeline support
changhuang.liang [Fri, 20 May 2022 10:53:37 +0000 (18:53 +0800)]
v4l2: add macor and ov4689 4dlane configure
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Fri, 20 May 2022 07:52:30 +0000 (15:52 +0800)]
pmic: modify pmic function
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Fri, 20 May 2022 07:28:50 +0000 (15:28 +0800)]
soc/pmic: add pmic support
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Fri, 20 May 2022 02:45:18 +0000 (10:45 +0800)]
v4l2: ov4689 update kernel 5.15
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
changhuang.liang [Wed, 18 May 2022 08:41:27 +0000 (16:41 +0800)]
V4L2: modify v4l2 base 7110 EVB
dts/starfive: add ov4689 configure and delete sc2235 pinctrl
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
andy.hu [Wed, 25 May 2022 11:15:30 +0000 (11:15 +0000)]
Merge branch 'CR_1051_CLOCK_TREE_Xingyu.Wu' into 'jh7110-5.15.y-devel'
Cr 1051 clock tree xingyu.wu
See merge request sdk/linux!83
xingyu.wu [Tue, 24 May 2022 07:07:03 +0000 (15:07 +0800)]
clk:starfive:Modify the definitions instead of numbers in vout clock tree
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
xingyu.wu [Tue, 24 May 2022 06:59:12 +0000 (14:59 +0800)]
clk:starfive:Modify the critical clocks' flags
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
andy.hu [Mon, 23 May 2022 12:52:27 +0000 (12:52 +0000)]
Merge branch 'CR_1004_gpio_add_reset_jianlong' into 'jh7110-5.15.y-devel'
pinctrl: starfive: Add jh7110 aon controller gpio register
See merge request sdk/linux!80
andy.hu [Mon, 23 May 2022 12:27:15 +0000 (12:27 +0000)]
Merge branch 'CR_1035_CLOCK_TREE_VOUT_Xingyu.Wu' into 'jh7110-5.15.y-devel'
clk:starfive:Add top clocks and reset in vout clock tree
See merge request sdk/linux!78
andy.hu [Mon, 23 May 2022 12:26:15 +0000 (12:26 +0000)]
Merge branch 'CR_968_bring_up_samin.guo' into 'jh7110-5.15.y-devel'
Cr 968 bring up samin.guo
See merge request sdk/linux!81
Jianlong Huang [Mon, 23 May 2022 11:40:21 +0000 (19:40 +0800)]
pinctrl: starfive: Add jh7110 aon controller gpio register
1. Add jh7110 aon controller gpio and irq register
2. Modify jh7110 sys controller irq register
3. Add clock and reset about jh7110 iomux
Signed-off-by: Jianlong Huang <jianlong.huang@starfivetech.com>
samin [Mon, 23 May 2022 10:47:18 +0000 (18:47 +0800)]
net:phy:motorcomm: change tx delay chain.
Improve compatibility of YT8521SC and YT8521SH in rgmii mode.
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Mon, 23 May 2022 10:24:31 +0000 (18:24 +0800)]
Makefile: remove HWBOARD_FLAG.
Modifying the main Makefile is not standardized and must be restored.
And it will cause an error when compiling the module driver.
So remove them.
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Wed, 18 May 2022 02:58:55 +0000 (10:58 +0800)]
clk:starfive:jh7110: pll0 switches to 1250M.
pll0 switches to 1250M by spl.
Signed-off-by: samin <samin.guo@starfivetech.com>
andy.hu [Mon, 23 May 2022 09:55:39 +0000 (09:55 +0000)]
Merge branch 'CR_1028_SDIO_clivia.cai' into 'jh7110-5.15.y-devel'
dt-bindings:sd: update jh7110 sd dt-bingings
See merge request sdk/linux!79
Clivia.Cai [Fri, 20 May 2022 09:52:53 +0000 (17:52 +0800)]
dt-bindings:sd: update jh7110 sd dt-bingings
Update the evb board sd card dt-bingings
Signed-off-by: Clivia.Cai <Clivia.Cai@starfivetech.com>
andy.hu [Fri, 20 May 2022 04:44:28 +0000 (04:44 +0000)]
Merge branch 'CR_1033_PCIE_mason.huo' into 'jh7110-5.15.y-devel'
PCIe: plda: Add support for evb
See merge request sdk/linux!77
xingyu.wu [Fri, 20 May 2022 03:49:14 +0000 (11:49 +0800)]
clk:starfive:Add top clocks and reset in vout clock tree
Signed-off-by: xingyu.wu <xingyu.wu@starfivetech.com>
mason.huo [Mon, 16 May 2022 01:07:25 +0000 (09:07 +0800)]
PCIe: plda: Add support for evb
1.Add pinctrl for power-enable & perst#.
2.Config refclk & clkreq.
3.Add ATR for host bridge config space.
Signed-off-by: mason.huo <mason.huo@starfivetech.com>
andy.hu [Thu, 19 May 2022 13:38:58 +0000 (13:38 +0000)]
Merge branch 'CR_1005_SPI_1-6_Xingyu.Wu' into 'jh7110-5.15.y-devel'
Cr 1005 spi 1 6 xingyu.wu
See merge request sdk/linux!76
xingyu.wu [Thu, 19 May 2022 13:28:21 +0000 (21:28 +0800)]
pinctrl:starfive:Modify the mask of gpio_din_reg to make spi4 work
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
xingyu.wu [Tue, 17 May 2022 10:04:51 +0000 (18:04 +0800)]
dts:starfive:Add nodes for SPI 1 to 6
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
andy.hu [Thu, 19 May 2022 11:31:34 +0000 (11:31 +0000)]
Merge branch 'CR_1010_JPU_samin.guo' into 'jh7110-5.15.y-devel'
Cr 1010 jpu samin.guo
See merge request sdk/linux!75
andy.hu [Thu, 19 May 2022 09:01:46 +0000 (09:01 +0000)]
Merge branch 'CR_1026_SEC_william.qiu' into 'jh7110-5.15.y-devel'
crypto:starfive:fix clock diable error
See merge request sdk/linux!72
andy.hu [Thu, 19 May 2022 09:01:03 +0000 (09:01 +0000)]
Merge branch 'CR_971_temp_sensor_samin.guo' into 'jh7110-5.15.y-devel'
Cr 971 temp sensor samin.guo
See merge request sdk/linux!73
andy.hu [Thu, 19 May 2022 08:59:59 +0000 (08:59 +0000)]
Merge branch 'CR_1009_pmu_samin.guo' into 'jh7110-5.15.y-devel'
Cr 1009 pmu samin.guo
See merge request sdk/linux!74
samin [Tue, 17 May 2022 07:54:38 +0000 (15:54 +0800)]
dt-bindings:jh7110: Adjust clock-names/reset-names newlines
Adjust clock-names/reset-names newlines to unify the code style.
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Tue, 17 May 2022 07:32:51 +0000 (15:32 +0800)]
dt-bindings:jh7110:jpu: add NOC_BUS_CLK_VDEC for jpu.
JPU is in Power domain Vdec, so need NOC_BUS_CLK_VDEC.
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Thu, 19 May 2022 03:14:20 +0000 (11:14 +0800)]
pmu:starfive: Mask PMU_INT_PCH_FAIL interrupt
p-ch fail interrupt can be ignored.
Signed-off-by: samin <samin.guo@starfivetech.com>
yanhong.wang [Tue, 17 May 2022 09:38:00 +0000 (17:38 +0800)]
dt-bingings:gmac:jh7110: add gmac1 support.
remove pinctrl define, Modify the default configuration parameters.
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Wed, 18 May 2022 01:19:00 +0000 (09:19 +0800)]
riscv:defconfig: add SFCTEMP support.
SFCTEMP is a tempsensor for Starfive JH7100/7110 SOC.
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Thu, 12 May 2022 02:10:03 +0000 (10:10 +0800)]
dt-bindings: hwmon: add starfive,jh7110-temp bindings
Add bindings for the temperature sensor on the StarFive JH7110 SoC.
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Thu, 12 May 2022 02:04:39 +0000 (10:04 +0800)]
hwmon:sfctemp: add starfive,jh7110-temp bindings.
jh7110 and jh7100 use the same configuration.
Signed-off-by: samin <samin.guo@starfivetech.com>
Emil Renner Berthing [Sun, 6 Jun 2021 20:31:18 +0000 (22:31 +0200)]
hwmon: (sfctemp) Add StarFive JH7100 temperature sensor
Register definitions and conversion constants based on sfctemp driver by
Samin in the StarFive 5.10 kernel.
Signed-off-by: Emil Renner Berthing <kernel@esmil.dk>
Signed-off-by: Samin Guo <samin.guo@starfivetech.com>
Signed-off-by: samin <samin.guo@starfivetech.com>
Emil Renner Berthing [Sun, 6 Jun 2021 20:15:22 +0000 (22:15 +0200)]
dt-bindings: hwmon: add starfive,jh7100-temp bindings
Add bindings for the temperature sensor on the StarFive JH7100 SoC.
Signed-off-by: Emil Renner Berthing <kernel@esmil.dk>
Reviewed-by: Rob Herring <robh@kernel.org>
Signed-off-by: samin <samin.guo@starfivetech.com>
william.qiu [Thu, 19 May 2022 03:00:53 +0000 (11:00 +0800)]
crypto:starfive:fix clock diable error
Cancel the state that the encrypted clock is disabled by default
Signed-off-by: william.qiu <william.qiu@starfivetech.com>
andy.hu [Wed, 18 May 2022 15:15:20 +0000 (15:15 +0000)]
Merge branch 'CR_1024_PWMDAC_curry.zhang' into 'jh7110-5.15.y-devel'
[Audio: PWMDAC] enable pwmdac driver on 7110 evb board
See merge request sdk/linux!71
curry.zhang [Wed, 18 May 2022 12:56:11 +0000 (05:56 -0700)]
[Audio: PWMDAC] enable pwmdac driver on 7110 evb board
Signed-off-by: curry.zhang <curry.zhang@starfivetech.com>
andy.hu [Tue, 17 May 2022 08:39:22 +0000 (08:39 +0000)]
Merge branch 'CR_1000_I2C_hal.feng' into 'jh7110-5.15.y-devel'
riscv: dts: starfive: Add nodes for i2c2-5
See merge request sdk/linux!68
andy.hu [Tue, 17 May 2022 03:03:54 +0000 (03:03 +0000)]
Merge branch 'CR_1006_CLOCK_TREE_Flag_Xingyu.Wu' into 'jh7110-5.15.y-devel'
clk:starfive:Change some clocks to 'ignore-unused'
See merge request sdk/linux!69
xingyu.wu [Tue, 17 May 2022 02:01:23 +0000 (10:01 +0800)]
clk:starfive:Change some clocks to 'ignore-unused'
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
Hal Feng [Mon, 16 May 2022 08:49:55 +0000 (16:49 +0800)]
riscv: dts: starfive: Add nodes for i2c2-5
Signed-off-by: Hal Feng <hal.feng@starfivetech.com>
andy.hu [Sun, 15 May 2022 12:05:04 +0000 (12:05 +0000)]
Merge branch 'CR_968_bring_up_samin.guo' into 'jh7110-5.15.y-devel'
Cr 968 bring up samin.guo
See merge request sdk/linux!67
samin [Sun, 15 May 2022 10:44:28 +0000 (18:44 +0800)]
clksource:starfive-timer: Modify the default clock frequency
timer on soc is 24M.
Signed-off-by: samin <samin.guo@starfivetech.com>
yanhong.wang [Sun, 15 May 2022 10:41:20 +0000 (18:41 +0800)]
defconfig:starfive-jh7110: update defconfig
Add YUTAI 8521 phy to defconfig.
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
yanhong.wang [Sun, 15 May 2022 10:25:09 +0000 (18:25 +0800)]
dt-bingings:gmac:jh7110: change config parameter
Change the gamc configuration parameter for JH7110.
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
yanhong.wang [Sun, 15 May 2022 10:09:37 +0000 (18:09 +0800)]
net:stmmac:dwc-qos: add JH7110_GMAC0_GTXC clk config for JH7110
Add JH7110_GMAC0_GTXC clk configuration for JH7110.
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
yanhong.wang [Sun, 15 May 2022 10:06:19 +0000 (18:06 +0800)]
net:phy: support YUTAI 8521 phy
Add driver to support YUTAI 8521 phy.
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
samin [Sun, 15 May 2022 08:18:02 +0000 (16:18 +0800)]
dt-bindings:starfive:jh7110: simplify aliases
simplify aliases for serial/spi/gpio etc.
Signed-off-by: samin <samin.guo@starfivetech.com>
Signed-off-by: yanhong.wang <yanhong.wang@starfivetech.com>
xingyu.wu [Sun, 15 May 2022 07:20:11 +0000 (15:20 +0800)]
clk:starfive:Change PLL0 dafalut value from 1250m to 1000m
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
xingyu.wu [Fri, 13 May 2022 10:03:03 +0000 (18:03 +0800)]
driver:clk:Add noc clock initialization in isp clock tree driver
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
xingyu.wu [Sat, 14 May 2022 20:01:59 +0000 (04:01 +0800)]
clk:starfive:Modify the clock to 'CLK_IGNORE_UNUSED' flag
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
samin [Sat, 14 May 2022 11:07:24 +0000 (19:07 +0800)]
clktree: jh7110: disable jh7110_clk_disable function interface.
/*do not upstram*/
The system will hang when clk_disable.
need to debug.
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Sat, 14 May 2022 11:04:01 +0000 (19:04 +0800)]
dt-bingings:riscv_timer: timebase-frequency is 4M.
JH7110 SOC riscv_timer frequency is 4M.
FPGA is 2M.
Signed-off-by: samin <samin.guo@starfivetech.com>
samin [Wed, 11 May 2022 07:26:11 +0000 (15:26 +0800)]
v4l2:starfive: fix compilation issue on evb board
HWBORD_FPGA macro is no longer used on evb, so remove it.
Signed-off-by: samin <samin.guo@starfivetech.com>
jianlong.huang [Wed, 11 May 2022 22:56:46 +0000 (06:56 +0800)]
modify dts to fix make fail
Signed-off-by: jianlong.huang <jianlong.huang@starfivetech.com>
jianlong.huang [Tue, 10 May 2022 07:46:52 +0000 (15:46 +0800)]
modify gpio index base evb
Signed-off-by: jianlong.huang <jianlong.huang@starfivetech.com>
andy.hu [Sat, 7 May 2022 11:11:31 +0000 (11:11 +0000)]
Merge branch 'CR_858_SEC_william.qiu' into 'jh7110_fpga_dev_5.15'
dma:starfive: remove warning message
See merge request sdk/sft-riscvpi-linux-5.10!61
andy.hu [Sat, 7 May 2022 11:10:58 +0000 (11:10 +0000)]
Merge branch 'CR_946_DRM_warning_keith.zhao' into 'jh7110_fpga_dev_5.15'
Driver:DRM:DC8200
See merge request sdk/sft-riscvpi-linux-5.10!63
william.qiu [Sat, 7 May 2022 10:58:55 +0000 (18:58 +0800)]
dmaengine:pl080: remove warning message
remove warning message
Signed-off-by: william.qiu <william.qiu@starfivetech.com>
andy.hu [Sat, 7 May 2022 11:02:45 +0000 (11:02 +0000)]
Merge branch 'CR_947_V4L2_changhuang.liang' into 'jh7110_fpga_dev_5.15'
V4L2: change vin module coding style
See merge request sdk/sft-riscvpi-linux-5.10!60
keith.zhao [Sat, 7 May 2022 10:40:34 +0000 (03:40 -0700)]
Driver:DRM:DC8200
fix warning&error checked by script checkpatch.pl
Signed-off-by: keith <keith.zhao@statfivetech.com>
andy.hu [Sat, 7 May 2022 10:39:23 +0000 (10:39 +0000)]
Merge branch 'CR_948_dts_hal.feng' into 'jh7110_fpga_dev_5.15'
riscv: dts: starfive: Delete redundant nodes and improve coding style
See merge request sdk/sft-riscvpi-linux-5.10!62
Hal Feng [Sat, 7 May 2022 09:02:20 +0000 (17:02 +0800)]
riscv: dts: starfive: Delete redundant nodes and improve coding style
Signed-off-by: Hal Feng <hal.feng@starfivetech.com>
changhuang.liang [Sat, 7 May 2022 08:05:23 +0000 (16:05 +0800)]
V4L2: change vin module coding style
Signed-off-by: changhuang.liang <changhuang.liang@starfivetech.com>
andy.hu [Sat, 7 May 2022 05:21:46 +0000 (05:21 +0000)]
Merge branch 'CR_943_Timer_warning_Xingyu.Wu' into 'jh7110_fpga_dev_5.15'
drivers:timer:Fix warning by checkpatch.pl
See merge request sdk/sft-riscvpi-linux-5.10!59
andy.hu [Sat, 7 May 2022 05:11:50 +0000 (05:11 +0000)]
Merge branch 'CR_944_watchdog_warning_Xingyu.Wu' into 'jh7110_fpga_dev_5.15'
drivers:watchdog:Remove warning messeage and clean up code
See merge request sdk/sft-riscvpi-linux-5.10!58