From: Joel Sherrill Date: Mon, 15 Dec 2008 19:48:06 +0000 (+0000) Subject: 2008-12-15 Joel Sherrill X-Git-Tag: sid-snapshot-20090201~447 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=e3b96e32ca8e5a127ee4142a36480ae60cb2693e;p=platform%2Fupstream%2Fbinutils.git 2008-12-15 Joel Sherrill * ppc-instructions, ppc-spr-table: Add ability to read tbrl and tbru special registers. --- diff --git a/sim/ppc/ChangeLog b/sim/ppc/ChangeLog index 17f50cf..6e0febf 100644 --- a/sim/ppc/ChangeLog +++ b/sim/ppc/ChangeLog @@ -1,3 +1,8 @@ +2008-12-15 Joel Sherrill + + * ppc-instructions, ppc-spr-table: Add ability + to read tbrl and tbru special registers. + 2008-11-18 Joel Sherrill * configure: Regenerated. diff --git a/sim/ppc/ppc-instructions b/sim/ppc/ppc-instructions index 5f3e133..66c26fc 100644 --- a/sim/ppc/ppc-instructions +++ b/sim/ppc/ppc-instructions @@ -3402,6 +3402,14 @@ void::function::invalid_zero_divide_operation:cpu *processor, unsigned_word cia, case spr_dec: *rT = cpu_get_decrementer(processor); break; + case spr_tbrl: + if (is_64bit_implementation) *rT = TB; + else *rT = EXTRACTED64(TB, 32, 63); + break; + case spr_tbru: + if (is_64bit_implementation) *rT = EXTRACTED64(TB, 0, 31); + else *rT = EXTRACTED64(TB, 0, 31); + break; case spr_tbu: case spr_tbl: /* NOTE - these SPR's are not readable. Use mftb[ul] */ diff --git a/sim/ppc/ppc-spr-table b/sim/ppc/ppc-spr-table index 221ccbe..e224df9 100644 --- a/sim/ppc/ppc-spr-table +++ b/sim/ppc/ppc-spr-table @@ -32,6 +32,8 @@ SDR1:25:0:0 SRR0:26:0:0 SRR1:27:0:0 VRSAVE:256:0:0 +TBRL:268:0:0 +TBRU:269:0:0 SPRG0:272:0:0 SPRG1:273:0:0 SPRG2:274:0:0