From: Jaehoon Chung Date: Wed, 24 Jul 2013 05:11:08 +0000 (+0900) Subject: clock: clk-exynos4: set the CLK_SET_RATE_PARENT for mmc4 X-Git-Tag: submit/tizen/20141121.110247~3422 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=ddcfb86cbbf1d2ab980020978a02868b5e9d002f;p=platform%2Fkernel%2Flinux-3.10.git clock: clk-exynos4: set the CLK_SET_RATE_PARENT for mmc4 mmc4_clk set to CLK_SET_PARENT with DIV_F(). Signed-off-by: Jaehoon Chung --- diff --git a/drivers/clk/samsung/clk-exynos4.c b/drivers/clk/samsung/clk-exynos4.c index 4344252..45ddd0d 100644 --- a/drivers/clk/samsung/clk-exynos4.c +++ b/drivers/clk/samsung/clk-exynos4.c @@ -525,7 +525,6 @@ struct samsung_div_clock exynos4_div_clks[] __initdata = { DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6), DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6), DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4), - DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8), DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4), DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4), DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4), @@ -552,6 +551,8 @@ struct samsung_div_clock exynos4_div_clks[] __initdata = { CLK_SET_RATE_PARENT, 0), DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8, CLK_SET_RATE_PARENT, 0), + DIV_F(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8, + CLK_SET_RATE_PARENT, 0), }; /* list of divider clocks supported in exynos4210 soc */