From: Zhigang Gong Date: Wed, 19 Feb 2014 02:16:48 +0000 (+0800) Subject: GBE: prepare to optimize generic selection vector allocation. X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=da7d149a092f305bcadd33ae01f3fd84f7fa6ff1;p=contrib%2Fbeignet.git GBE: prepare to optimize generic selection vector allocation. Move the selection vector allocation after the register interval calculation. Signed-off-by: Zhigang Gong Reviewed-by: "Song, Ruiling" --- diff --git a/backend/src/backend/gen_insn_selection.hpp b/backend/src/backend/gen_insn_selection.hpp index 7cbe271..f4f3c57 100644 --- a/backend/src/backend/gen_insn_selection.hpp +++ b/backend/src/backend/gen_insn_selection.hpp @@ -132,6 +132,8 @@ namespace gbe uint8_t srcNum:4; /*! To store various indices */ uint16_t index; + /*! instruction ID used for vector allocation. */ + uint32_t ID; /*! Variable sized. Destinations and sources go here */ GenRegister regs[0]; private: diff --git a/backend/src/backend/gen_reg_allocation.cpp b/backend/src/backend/gen_reg_allocation.cpp index 8243f19..4e276c3 100644 --- a/backend/src/backend/gen_reg_allocation.cpp +++ b/backend/src/backend/gen_reg_allocation.cpp @@ -292,6 +292,10 @@ namespace gbe tmp = selection.replaceDst(vector->insn, regID); const VectorLocation location = std::make_pair(vector, regID); this->vectorMap.insert(std::make_pair(tmp, location)); + intervals.push_back(tmp); + intervals[tmp].minID = vector->insn->ID; + intervals[tmp].maxID = vector->insn->ID; + //printf("tmp reg %d minID %d \n", tmp.value(), vector->insn->ID); } } } @@ -535,6 +539,7 @@ namespace gbe // Case 1: the register belongs to a vector, allocate all the registers in // one piece + //printf("prepare to allocate reg %d \n", reg.value()); auto it = vectorMap.find(reg); if (it != vectorMap.end()) { const SelectionVector *vector = it->second.first; @@ -542,6 +547,7 @@ namespace gbe if(spilledRegs.find(vector->reg[0].reg()) != spilledRegs.end()) continue; + //printf("vector %p \n", vector); uint32_t alignment; ir::RegisterFamily family; @@ -559,6 +565,7 @@ namespace gbe } for (uint32_t regID = 0; regID < vector->regNum; ++regID) { const ir::Register reg = vector->reg[regID].reg(); + //printf("allocate regID %d reg %d RA.contains? %d family %d regFamily %d\n", regID, reg.value(), RA.contains(reg), family, ctx.sel->getRegisterData(reg).family); GBE_ASSERT(RA.contains(reg) == false && ctx.sel->getRegisterData(reg).family == family); insertNewReg(reg, grfOffset + alignment * regID, true); @@ -749,8 +756,6 @@ namespace gbe } else { reservedReg = 0; } - // Allocate all the vectors first since they need to be contiguous - this->allocateVector(selection); // schedulePreRegAllocation(ctx, selection); // Now start the linear scan allocation @@ -777,6 +782,7 @@ namespace gbe // register allocate R0, so we skip all sub-registers in r0 for (auto &insn : block.insnList) { const uint32_t srcNum = insn.srcNum, dstNum = insn.dstNum; + insn.ID = insnID; for (uint32_t srcID = 0; srcID < srcNum; ++srcID) { const GenRegister &selReg = insn.src(srcID); const ir::Register reg = selReg.reg(); @@ -846,6 +852,9 @@ namespace gbe this->intervals[ocl::retVal].minID = INT_MAX; this->intervals[ocl::retVal].maxID = -INT_MAX; + // Allocate all the vectors first since they need to be contiguous + this->allocateVector(selection); + // Sort both intervals in starting point and ending point increasing orders const uint32_t regNum = ctx.sel->getRegNum(); this->starting.resize(regNum);