From: Sanjay Patel Date: Mon, 14 Oct 2019 20:28:03 +0000 (+0000) Subject: [InstCombine] add tests for select/shift transforms; NFC X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=bfaa1082e126d922efbf5364f469f23ea1598da8;p=platform%2Fupstream%2Fllvm.git [InstCombine] add tests for select/shift transforms; NFC A transform proposal for the shift form is in D63382. llvm-svn: 374818 --- diff --git a/llvm/test/Transforms/InstCombine/select.ll b/llvm/test/Transforms/InstCombine/select.ll index d859985..1a4a5d1 100644 --- a/llvm/test/Transforms/InstCombine/select.ll +++ b/llvm/test/Transforms/InstCombine/select.ll @@ -1539,3 +1539,29 @@ define i8 @test90(i1 %cond, i8 %w, i8 %x, i8 %y, i8 %z) { ret i8 %c } +define i32 @test_shl_zext_bool(i1 %t) { +; CHECK-LABEL: @test_shl_zext_bool( +; CHECK-NEXT: [[R:%.*]] = select i1 [[T:%.*]], i32 4, i32 0 +; CHECK-NEXT: ret i32 [[R]] +; + %r = select i1 %t, i32 4, i32 0 + ret i32 %r +} + +define <2 x i32> @test_shl_zext_bool_splat(<2 x i1> %t) { +; CHECK-LABEL: @test_shl_zext_bool_splat( +; CHECK-NEXT: [[R:%.*]] = select <2 x i1> [[T:%.*]], <2 x i32> , <2 x i32> zeroinitializer +; CHECK-NEXT: ret <2 x i32> [[R]] +; + %r = select <2 x i1> %t, <2 x i32> , <2 x i32> zeroinitializer + ret <2 x i32> %r +} + +define <2 x i32> @test_shl_zext_bool_vec(<2 x i1> %t) { +; CHECK-LABEL: @test_shl_zext_bool_vec( +; CHECK-NEXT: [[R:%.*]] = select <2 x i1> [[T:%.*]], <2 x i32> , <2 x i32> zeroinitializer +; CHECK-NEXT: ret <2 x i32> [[R]] +; + %r = select <2 x i1> %t, <2 x i32> , <2 x i32> zeroinitializer + ret <2 x i32> %r +} diff --git a/llvm/test/Transforms/InstCombine/shift.ll b/llvm/test/Transforms/InstCombine/shift.ll index 9ded69a..885c4f2 100644 --- a/llvm/test/Transforms/InstCombine/shift.ll +++ b/llvm/test/Transforms/InstCombine/shift.ll @@ -1179,6 +1179,39 @@ define <2 x i65> @test_63(<2 x i64> %t) { ret <2 x i65> %b } +define i32 @test_shl_zext_bool(i1 %t) { +; CHECK-LABEL: @test_shl_zext_bool( +; CHECK-NEXT: [[EXT:%.*]] = zext i1 [[T:%.*]] to i32 +; CHECK-NEXT: [[SHL:%.*]] = shl nuw nsw i32 [[EXT]], 2 +; CHECK-NEXT: ret i32 [[SHL]] +; + %ext = zext i1 %t to i32 + %shl = shl i32 %ext, 2 + ret i32 %shl +} + +define <2 x i32> @test_shl_zext_bool_splat(<2 x i1> %t) { +; CHECK-LABEL: @test_shl_zext_bool_splat( +; CHECK-NEXT: [[EXT:%.*]] = zext <2 x i1> [[T:%.*]] to <2 x i32> +; CHECK-NEXT: [[SHL:%.*]] = shl nuw nsw <2 x i32> [[EXT]], +; CHECK-NEXT: ret <2 x i32> [[SHL]] +; + %ext = zext <2 x i1> %t to <2 x i32> + %shl = shl <2 x i32> %ext, + ret <2 x i32> %shl +} + +define <2 x i32> @test_shl_zext_bool_vec(<2 x i1> %t) { +; CHECK-LABEL: @test_shl_zext_bool_vec( +; CHECK-NEXT: [[EXT:%.*]] = zext <2 x i1> [[T:%.*]] to <2 x i32> +; CHECK-NEXT: [[SHL:%.*]] = shl <2 x i32> [[EXT]], +; CHECK-NEXT: ret <2 x i32> [[SHL]] +; + %ext = zext <2 x i1> %t to <2 x i32> + %shl = shl <2 x i32> %ext, + ret <2 x i32> %shl +} + define i64 @shl_zext(i32 %t) { ; CHECK-LABEL: @shl_zext( ; CHECK-NEXT: [[TMP1:%.*]] = shl i32 [[T:%.*]], 8