From: Mark Langsdorf Date: Mon, 28 Jan 2013 16:13:13 +0000 (+0000) Subject: clk / highbank: Prevent glitches in non-bypass reset mode X-Git-Tag: upstream/snapshot3+hdmi~5650^2~2^2~41 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=b5964708532f4713e9cfb1b8b1a6ac8544fc66af;p=platform%2Fadaptation%2Frenesas_rcar%2Frenesas_kernel.git clk / highbank: Prevent glitches in non-bypass reset mode The highbank clock will glitch with the current code if the clock rate is reset without relocking the PLL. Program the PLL correctly to prevent glitches. Signed-off-by: Mark Langsdorf Signed-off-by: Rob Herring Acked-by: Mike Turquette Signed-off-by: Rafael J. Wysocki --- diff --git a/drivers/clk/clk-highbank.c b/drivers/clk/clk-highbank.c index 52fecad..3a0b723 100644 --- a/drivers/clk/clk-highbank.c +++ b/drivers/clk/clk-highbank.c @@ -182,8 +182,10 @@ static int clk_pll_set_rate(struct clk_hw *hwclk, unsigned long rate, reg |= HB_PLL_EXT_ENA; reg &= ~HB_PLL_EXT_BYPASS; } else { + writel(reg | HB_PLL_EXT_BYPASS, hbclk->reg); reg &= ~HB_PLL_DIVQ_MASK; reg |= divq << HB_PLL_DIVQ_SHIFT; + writel(reg | HB_PLL_EXT_BYPASS, hbclk->reg); } writel(reg, hbclk->reg);