From: Santosh Shilimkar Date: Sun, 10 Feb 2013 16:10:19 +0000 (+0530) Subject: ARM: dts: OMAP5: Align the local timer dt node as per the current binding code X-Git-Tag: v3.12-rc1~871^2~5^2~1^2~26 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=b45ccc4e4923ad4c9d1b541f52b2b33facd3b0c5;p=kernel%2Fkernel-generic.git ARM: dts: OMAP5: Align the local timer dt node as per the current binding code It has been decided to not duplicate banked modules dt nodes and that is how the current arch timer dt extraction code is. Update the OMAP5 DT file accordingly. Signed-off-by: Santosh Shilimkar Signed-off-by: Benoit Cousson --- diff --git a/arch/arm/boot/dts/omap5.dtsi b/arch/arm/boot/dts/omap5.dtsi index b760c11..aefecf7 100644 --- a/arch/arm/boot/dts/omap5.dtsi +++ b/arch/arm/boot/dts/omap5.dtsi @@ -33,24 +33,19 @@ cpus { cpu@0 { compatible = "arm,cortex-a15"; - timer { - compatible = "arm,armv7-timer"; - /* 14th PPI IRQ, active low level-sensitive */ - interrupts = <1 14 0x308>; - clock-frequency = <6144000>; - }; }; cpu@1 { compatible = "arm,cortex-a15"; - timer { - compatible = "arm,armv7-timer"; - /* 14th PPI IRQ, active low level-sensitive */ - interrupts = <1 14 0x308>; - clock-frequency = <6144000>; - }; }; }; + timer { + compatible = "arm,armv7-timer"; + /* 14th PPI IRQ, active low level-sensitive */ + interrupts = <1 14 0x308>; + clock-frequency = <6144000>; + }; + /* * The soc node represents the soc top level view. It is uses for IPs * that are not memory mapped in the MPU view or for the MPU itself.