From: Daniel Vetter Date: Fri, 14 Feb 2014 13:01:13 +0000 (+0100) Subject: drm/i915: Handle set_cache_level errors in the pipe control scratch setup X-Git-Tag: accepted/tizen/common/20141203.182822~254^2~59^2~9 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=a9cc726c8546bc6efa43b86465570a4447a54722;p=platform%2Fkernel%2Flinux-arm64.git drm/i915: Handle set_cache_level errors in the pipe control scratch setup Split out from Chris vma-bind rework. Cc: Chris Wilson Cc: Ben Widawsky Cc: Jani Nikula Reviewed-by: Chris Wilson Signed-off-by: Daniel Vetter --- diff --git a/drivers/gpu/drm/i915/intel_ringbuffer.c b/drivers/gpu/drm/i915/intel_ringbuffer.c index f256d5f..0fd6ba0 100644 --- a/drivers/gpu/drm/i915/intel_ringbuffer.c +++ b/drivers/gpu/drm/i915/intel_ringbuffer.c @@ -531,7 +531,9 @@ init_pipe_control(struct intel_ring_buffer *ring) goto err; } - i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC); + ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC); + if (ret) + goto err_unref; ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0); if (ret)