From: Lei Huang Date: Wed, 10 Aug 2022 21:43:29 +0000 (-0500) Subject: [NFC][PowerPC] Add missing NOCOMPAT checks for builtins-ppc-xlcompat.c X-Git-Tag: upstream/17.0.6~36337 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=7d8ae9f755d7ae65ab116220d6d42108ee10f815;p=platform%2Fupstream%2Fllvm.git [NFC][PowerPC] Add missing NOCOMPAT checks for builtins-ppc-xlcompat.c Followup patch to address request from https://reviews.llvm.org/D124093 Reviewed By: amyk Differential Revision: https://reviews.llvm.org/D131622 --- diff --git a/clang/test/CodeGen/PowerPC/builtins-ppc-xlcompat.c b/clang/test/CodeGen/PowerPC/builtins-ppc-xlcompat.c index 1344f55..a86d954 100644 --- a/clang/test/CodeGen/PowerPC/builtins-ppc-xlcompat.c +++ b/clang/test/CodeGen/PowerPC/builtins-ppc-xlcompat.c @@ -21,29 +21,38 @@ vector unsigned int res_vui; void test() { // CHECK-LABEL: @test( // CHECK-NEXT: entry: -// CHECK-LE-LABEL: @test( -// CHECK-LE-NEXT: entry: +// NOCOMPAT-LABEL: @test( +// NOCOMPAT-NEXT: entry: res_vf = vec_ctf(vsll, 4); // CHECK: [[TMP0:%.*]] = load <2 x i64>, <2 x i64>* @vsll, align 16 // CHECK-NEXT: [[TMP1:%.*]] = call <4 x float> @llvm.ppc.vsx.xvcvsxdsp(<2 x i64> [[TMP0]]) // CHECK-NEXT: fmul <4 x float> [[TMP1]], +// NOCOMPAT: [[TMP0:%.*]] = load <2 x i64>, <2 x i64>* @vsll, align 16 +// NOCOMPAT-NEXT: [[CONV:%.*]] = sitofp <2 x i64> [[TMP0]] to <2 x double> +// NOCOMPAT-NEXT: fmul <2 x double> [[CONV]], res_vf = vec_ctf(vull, 4); // CHECK: [[TMP2:%.*]] = load <2 x i64>, <2 x i64>* @vull, align 16 // CHECK-NEXT: [[TMP3:%.*]] = call <4 x float> @llvm.ppc.vsx.xvcvuxdsp(<2 x i64> [[TMP2]]) // CHECK-NEXT: fmul <4 x float> [[TMP3]], +// NOCOMPAT: [[TMP2:%.*]] = load <2 x i64>, <2 x i64>* @vull, align 16 +// NOCOMPAT-NEXT: [[CONV1:%.*]] = uitofp <2 x i64> [[TMP2]] to <2 x double> +// NOCOMPAT-NEXT: fmul <2 x double> [[CONV1]], res_vsll = vec_cts(vd, 4); // CHECK: [[TMP4:%.*]] = load <2 x double>, <2 x double>* @vd, align 16 // CHECK-NEXT: fmul <2 x double> [[TMP4]], // CHECK: call <4 x i32> @llvm.ppc.vsx.xvcvdpsxws(<2 x double> +// NOCOMPAT: [[TMP4:%.*]] = load <2 x double>, <2 x double>* @vd, align 16 +// NOCOMPAT-NEXT: fmul <2 x double> [[TMP4]], res_vull = vec_ctu(vd, 4); // CHECK: [[TMP8:%.*]] = load <2 x double>, <2 x double>* @vd, align 16 // CHECK-NEXT: fmul <2 x double> [[TMP8]], // CHECK: call <4 x i32> @llvm.ppc.vsx.xvcvdpuxws(<2 x double> -// NONCOMPAT: call <4 x i32> @llvm.ppc.vsx.xvcvdpuxws(<2 x double> +// NOCOMPAT: [[TMP7:%.*]] = load <2 x double>, <2 x double>* @vd, align 16 +// NOCOMPAT-NEXT: fmul <2 x double> [[TMP7]], res_vd = vec_round(vd); // CHECK: call double @llvm.ppc.readflm()