From: Simon Pilgrim Date: Wed, 5 May 2021 14:52:44 +0000 (+0100) Subject: [MIPS][MSA] Regenerate i5-b tests. NFCI. X-Git-Tag: llvmorg-14-init~7553 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=679e30dc3f50b5fc6adc3a67dc2a4d1b23e8656e;p=platform%2Fupstream%2Fllvm.git [MIPS][MSA] Regenerate i5-b tests. NFCI. Simplifies an upcoming patch diff --- diff --git a/llvm/test/CodeGen/Mips/msa/i5-b.ll b/llvm/test/CodeGen/Mips/msa/i5-b.ll index 694d2e6..2dfea3f 100644 --- a/llvm/test/CodeGen/Mips/msa/i5-b.ll +++ b/llvm/test/CodeGen/Mips/msa/i5-b.ll @@ -1,3 +1,4 @@ +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; Test the MSA intrinsics that are encoded with the I5 instruction format. ; There are lots of these so this covers those beginning with 'b' @@ -8,84 +9,112 @@ @llvm_mips_bclri_b_RES = global <16 x i8> , align 16 define void @llvm_mips_bclri_b_test() nounwind { +; CHECK-LABEL: llvm_mips_bclri_b_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bclri_b_ARG1)($1) +; CHECK-NEXT: ld.b $w0, 0($2) +; CHECK-NEXT: andi.b $w0, $w0, 127 +; CHECK-NEXT: lw $1, %got(llvm_mips_bclri_b_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.b $w0, 0($1) entry: %0 = load <16 x i8>, <16 x i8>* @llvm_mips_bclri_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.bclri.b(<16 x i8> %0, i32 7) store <16 x i8> %1, <16 x i8>* @llvm_mips_bclri_b_RES ret void } - declare <16 x i8> @llvm.mips.bclri.b(<16 x i8>, i32) nounwind -; CHECK: llvm_mips_bclri_b_test: -; CHECK: ld.b -; andi.b is equivalent to bclri.b -; CHECK: andi.b {{\$w[0-9]}}, {{\$w[0-9]}}, 127 -; CHECK: st.b -; CHECK: .size llvm_mips_bclri_b_test -; @llvm_mips_bclri_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_bclri_h_RES = global <8 x i16> , align 16 define void @llvm_mips_bclri_h_test() nounwind { +; CHECK-LABEL: llvm_mips_bclri_h_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bclri_h_ARG1)($1) +; CHECK-NEXT: ld.h $w0, 0($2) +; CHECK-NEXT: bclri.h $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bclri_h_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.h $w0, 0($1) entry: %0 = load <8 x i16>, <8 x i16>* @llvm_mips_bclri_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.bclri.h(<8 x i16> %0, i32 7) store <8 x i16> %1, <8 x i16>* @llvm_mips_bclri_h_RES ret void } - declare <8 x i16> @llvm.mips.bclri.h(<8 x i16>, i32) nounwind -; CHECK: llvm_mips_bclri_h_test: -; CHECK: ld.h -; CHECK: bclri.h -; CHECK: st.h -; CHECK: .size llvm_mips_bclri_h_test -; @llvm_mips_bclri_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_bclri_w_RES = global <4 x i32> , align 16 define void @llvm_mips_bclri_w_test() nounwind { +; CHECK-LABEL: llvm_mips_bclri_w_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bclri_w_ARG1)($1) +; CHECK-NEXT: ld.w $w0, 0($2) +; CHECK-NEXT: bclri.w $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bclri_w_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.w $w0, 0($1) entry: %0 = load <4 x i32>, <4 x i32>* @llvm_mips_bclri_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.bclri.w(<4 x i32> %0, i32 7) store <4 x i32> %1, <4 x i32>* @llvm_mips_bclri_w_RES ret void } - declare <4 x i32> @llvm.mips.bclri.w(<4 x i32>, i32) nounwind -; CHECK: llvm_mips_bclri_w_test: -; CHECK: ld.w -; CHECK: bclri.w -; CHECK: st.w -; CHECK: .size llvm_mips_bclri_w_test -; @llvm_mips_bclri_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_bclri_d_RES = global <2 x i64> , align 16 define void @llvm_mips_bclri_d_test() nounwind { +; CHECK-LABEL: llvm_mips_bclri_d_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bclri_d_ARG1)($1) +; CHECK-NEXT: ld.d $w0, 0($2) +; CHECK-NEXT: bclri.d $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bclri_d_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.d $w0, 0($1) entry: %0 = load <2 x i64>, <2 x i64>* @llvm_mips_bclri_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.bclri.d(<2 x i64> %0, i32 7) store <2 x i64> %1, <2 x i64>* @llvm_mips_bclri_d_RES ret void } - declare <2 x i64> @llvm.mips.bclri.d(<2 x i64>, i32) nounwind -; CHECK: llvm_mips_bclri_d_test: -; CHECK: ld.d -; CHECK: bclri.d -; CHECK: st.d -; CHECK: .size llvm_mips_bclri_d_test -; @llvm_mips_binsli_b_ARG1 = global <16 x i8> zeroinitializer, align 16 @llvm_mips_binsli_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_binsli_b_RES = global <16 x i8> zeroinitializer, align 16 define void @llvm_mips_binsli_b_test() nounwind { +; CHECK-LABEL: llvm_mips_binsli_b_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_binsli_b_ARG1)($1) +; CHECK-NEXT: lw $3, %got(llvm_mips_binsli_b_ARG2)($1) +; CHECK-NEXT: ld.b $w0, 0($3) +; CHECK-NEXT: ld.b $w1, 0($2) +; CHECK-NEXT: binsli.b $w1, $w0, 6 +; CHECK-NEXT: lw $1, %got(llvm_mips_binsli_b_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.b $w1, 0($1) entry: %0 = load <16 x i8>, <16 x i8>* @llvm_mips_binsli_b_ARG1 %1 = load <16 x i8>, <16 x i8>* @llvm_mips_binsli_b_ARG2 @@ -93,24 +122,26 @@ entry: store <16 x i8> %2, <16 x i8>* @llvm_mips_binsli_b_RES ret void } - declare <16 x i8> @llvm.mips.binsli.b(<16 x i8>, <16 x i8>, i32) nounwind -; CHECK: llvm_mips_binsli_b_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_binsli_b_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_binsli_b_ARG2)( -; CHECK-DAG: ld.b [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.b [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: binsli.b [[R3]], [[R4]], 6 -; CHECK-DAG: lw [[R5:\$[0-9]+]], %got(llvm_mips_binsli_b_RES)( -; CHECK-DAG: st.b [[R3]], 0([[R5]]) -; CHECK: .size llvm_mips_binsli_b_test - @llvm_mips_binsli_h_ARG1 = global <8 x i16> zeroinitializer, align 16 @llvm_mips_binsli_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_binsli_h_RES = global <8 x i16> zeroinitializer, align 16 define void @llvm_mips_binsli_h_test() nounwind { +; CHECK-LABEL: llvm_mips_binsli_h_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_binsli_h_ARG1)($1) +; CHECK-NEXT: lw $3, %got(llvm_mips_binsli_h_ARG2)($1) +; CHECK-NEXT: ld.h $w0, 0($3) +; CHECK-NEXT: ld.h $w1, 0($2) +; CHECK-NEXT: binsli.h $w1, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_binsli_h_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.h $w1, 0($1) entry: %0 = load <8 x i16>, <8 x i16>* @llvm_mips_binsli_h_ARG1 %1 = load <8 x i16>, <8 x i16>* @llvm_mips_binsli_h_ARG2 @@ -118,24 +149,26 @@ entry: store <8 x i16> %2, <8 x i16>* @llvm_mips_binsli_h_RES ret void } - declare <8 x i16> @llvm.mips.binsli.h(<8 x i16>, <8 x i16>, i32) nounwind -; CHECK: llvm_mips_binsli_h_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_binsli_h_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_binsli_h_ARG2)( -; CHECK-DAG: ld.h [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.h [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: binsli.h [[R3]], [[R4]], 7 -; CHECK-DAG: lw [[R5:\$[0-9]+]], %got(llvm_mips_binsli_h_RES)( -; CHECK-DAG: st.h [[R3]], 0([[R5]]) -; CHECK: .size llvm_mips_binsli_h_test - @llvm_mips_binsli_w_ARG1 = global <4 x i32> zeroinitializer, align 16 @llvm_mips_binsli_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_binsli_w_RES = global <4 x i32> zeroinitializer, align 16 define void @llvm_mips_binsli_w_test() nounwind { +; CHECK-LABEL: llvm_mips_binsli_w_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_binsli_w_ARG1)($1) +; CHECK-NEXT: lw $3, %got(llvm_mips_binsli_w_ARG2)($1) +; CHECK-NEXT: ld.w $w0, 0($3) +; CHECK-NEXT: ld.w $w1, 0($2) +; CHECK-NEXT: binsli.w $w1, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_binsli_w_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.w $w1, 0($1) entry: %0 = load <4 x i32>, <4 x i32>* @llvm_mips_binsli_w_ARG1 %1 = load <4 x i32>, <4 x i32>* @llvm_mips_binsli_w_ARG2 @@ -143,24 +176,26 @@ entry: store <4 x i32> %2, <4 x i32>* @llvm_mips_binsli_w_RES ret void } - declare <4 x i32> @llvm.mips.binsli.w(<4 x i32>, <4 x i32>, i32) nounwind -; CHECK: llvm_mips_binsli_w_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_binsli_w_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_binsli_w_ARG2)( -; CHECK-DAG: ld.w [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.w [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: binsli.w [[R3]], [[R4]], 7 -; CHECK-DAG: lw [[R5:\$[0-9]+]], %got(llvm_mips_binsli_w_RES)( -; CHECK-DAG: st.w [[R3]], 0([[R5]]) -; CHECK: .size llvm_mips_binsli_w_test - @llvm_mips_binsli_d_ARG1 = global <2 x i64> zeroinitializer, align 16 @llvm_mips_binsli_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_binsli_d_RES = global <2 x i64> zeroinitializer, align 16 define void @llvm_mips_binsli_d_test() nounwind { +; CHECK-LABEL: llvm_mips_binsli_d_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_binsli_d_ARG1)($1) +; CHECK-NEXT: lw $3, %got(llvm_mips_binsli_d_ARG2)($1) +; CHECK-NEXT: ld.d $w0, 0($3) +; CHECK-NEXT: ld.d $w1, 0($2) +; CHECK-NEXT: binsli.d $w1, $w0, 61 +; CHECK-NEXT: lw $1, %got(llvm_mips_binsli_d_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.d $w1, 0($1) entry: %0 = load <2 x i64>, <2 x i64>* @llvm_mips_binsli_d_ARG1 %1 = load <2 x i64>, <2 x i64>* @llvm_mips_binsli_d_ARG2 @@ -172,24 +207,26 @@ entry: store <2 x i64> %2, <2 x i64>* @llvm_mips_binsli_d_RES ret void } - declare <2 x i64> @llvm.mips.binsli.d(<2 x i64>, <2 x i64>, i32) nounwind -; CHECK: llvm_mips_binsli_d_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_binsli_d_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_binsli_d_ARG2)( -; CHECK-DAG: ld.d [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.d [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: binsli.d [[R3]], [[R4]], 61 -; CHECK-DAG: lw [[R5:\$[0-9]+]], %got(llvm_mips_binsli_d_RES)( -; CHECK-DAG: st.d [[R3]], 0([[R5]]) -; CHECK: .size llvm_mips_binsli_d_test - @llvm_mips_binsri_b_ARG1 = global <16 x i8> zeroinitializer, align 16 @llvm_mips_binsri_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_binsri_b_RES = global <16 x i8> zeroinitializer, align 16 define void @llvm_mips_binsri_b_test() nounwind { +; CHECK-LABEL: llvm_mips_binsri_b_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_binsri_b_ARG1)($1) +; CHECK-NEXT: lw $3, %got(llvm_mips_binsri_b_ARG2)($1) +; CHECK-NEXT: ld.b $w0, 0($3) +; CHECK-NEXT: ld.b $w1, 0($2) +; CHECK-NEXT: binsri.b $w1, $w0, 6 +; CHECK-NEXT: lw $1, %got(llvm_mips_binsri_b_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.b $w1, 0($1) entry: %0 = load <16 x i8>, <16 x i8>* @llvm_mips_binsri_b_ARG1 %1 = load <16 x i8>, <16 x i8>* @llvm_mips_binsri_b_ARG2 @@ -197,24 +234,26 @@ entry: store <16 x i8> %2, <16 x i8>* @llvm_mips_binsri_b_RES ret void } - declare <16 x i8> @llvm.mips.binsri.b(<16 x i8>, <16 x i8>, i32) nounwind -; CHECK: llvm_mips_binsri_b_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_binsri_b_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_binsri_b_ARG2)( -; CHECK-DAG: ld.b [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.b [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: binsri.b [[R3]], [[R4]], 6 -; CHECK-DAG: lw [[R5:\$[0-9]+]], %got(llvm_mips_binsri_b_RES)( -; CHECK-DAG: st.b [[R3]], 0([[R5]]) -; CHECK: .size llvm_mips_binsri_b_test - @llvm_mips_binsri_h_ARG1 = global <8 x i16> zeroinitializer, align 16 @llvm_mips_binsri_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_binsri_h_RES = global <8 x i16> zeroinitializer, align 16 define void @llvm_mips_binsri_h_test() nounwind { +; CHECK-LABEL: llvm_mips_binsri_h_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_binsri_h_ARG1)($1) +; CHECK-NEXT: lw $3, %got(llvm_mips_binsri_h_ARG2)($1) +; CHECK-NEXT: ld.h $w0, 0($3) +; CHECK-NEXT: ld.h $w1, 0($2) +; CHECK-NEXT: binsri.h $w1, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_binsri_h_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.h $w1, 0($1) entry: %0 = load <8 x i16>, <8 x i16>* @llvm_mips_binsri_h_ARG1 %1 = load <8 x i16>, <8 x i16>* @llvm_mips_binsri_h_ARG2 @@ -222,24 +261,26 @@ entry: store <8 x i16> %2, <8 x i16>* @llvm_mips_binsri_h_RES ret void } - declare <8 x i16> @llvm.mips.binsri.h(<8 x i16>, <8 x i16>, i32) nounwind -; CHECK: llvm_mips_binsri_h_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_binsri_h_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_binsri_h_ARG2)( -; CHECK-DAG: ld.h [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.h [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: binsri.h [[R3]], [[R4]], 7 -; CHECK-DAG: lw [[R5:\$[0-9]+]], %got(llvm_mips_binsri_h_RES)( -; CHECK-DAG: st.h [[R3]], 0([[R5]]) -; CHECK: .size llvm_mips_binsri_h_test - @llvm_mips_binsri_w_ARG1 = global <4 x i32> zeroinitializer, align 16 @llvm_mips_binsri_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_binsri_w_RES = global <4 x i32> zeroinitializer, align 16 define void @llvm_mips_binsri_w_test() nounwind { +; CHECK-LABEL: llvm_mips_binsri_w_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_binsri_w_ARG1)($1) +; CHECK-NEXT: lw $3, %got(llvm_mips_binsri_w_ARG2)($1) +; CHECK-NEXT: ld.w $w0, 0($3) +; CHECK-NEXT: ld.w $w1, 0($2) +; CHECK-NEXT: binsri.w $w1, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_binsri_w_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.w $w1, 0($1) entry: %0 = load <4 x i32>, <4 x i32>* @llvm_mips_binsri_w_ARG1 %1 = load <4 x i32>, <4 x i32>* @llvm_mips_binsri_w_ARG2 @@ -247,24 +288,26 @@ entry: store <4 x i32> %2, <4 x i32>* @llvm_mips_binsri_w_RES ret void } - declare <4 x i32> @llvm.mips.binsri.w(<4 x i32>, <4 x i32>, i32) nounwind -; CHECK: llvm_mips_binsri_w_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_binsri_w_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_binsri_w_ARG2)( -; CHECK-DAG: ld.w [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.w [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: binsri.w [[R3]], [[R4]], 7 -; CHECK-DAG: lw [[R5:\$[0-9]+]], %got(llvm_mips_binsri_w_RES)( -; CHECK-DAG: st.w [[R3]], 0([[R5]]) -; CHECK: .size llvm_mips_binsri_w_test - @llvm_mips_binsri_d_ARG1 = global <2 x i64> zeroinitializer, align 16 @llvm_mips_binsri_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_binsri_d_RES = global <2 x i64> zeroinitializer, align 16 define void @llvm_mips_binsri_d_test() nounwind { +; CHECK-LABEL: llvm_mips_binsri_d_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_binsri_d_ARG1)($1) +; CHECK-NEXT: lw $3, %got(llvm_mips_binsri_d_ARG2)($1) +; CHECK-NEXT: ld.d $w0, 0($3) +; CHECK-NEXT: ld.d $w1, 0($2) +; CHECK-NEXT: binsri.d $w1, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_binsri_d_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.d $w1, 0($1) entry: %0 = load <2 x i64>, <2 x i64>* @llvm_mips_binsri_d_ARG1 %1 = load <2 x i64>, <2 x i64>* @llvm_mips_binsri_d_ARG2 @@ -272,168 +315,188 @@ entry: store <2 x i64> %2, <2 x i64>* @llvm_mips_binsri_d_RES ret void } - declare <2 x i64> @llvm.mips.binsri.d(<2 x i64>, <2 x i64>, i32) nounwind -; CHECK: llvm_mips_binsri_d_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_binsri_d_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_binsri_d_ARG2)( -; CHECK-DAG: ld.d [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.d [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: binsri.d [[R3]], [[R4]], 7 -; CHECK-DAG: lw [[R5:\$[0-9]+]], %got(llvm_mips_binsri_d_RES)( -; CHECK-DAG: st.d [[R3]], 0([[R5]]) -; CHECK: .size llvm_mips_binsri_d_test - @llvm_mips_bnegi_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_bnegi_b_RES = global <16 x i8> , align 16 define void @llvm_mips_bnegi_b_test() nounwind { +; CHECK-LABEL: llvm_mips_bnegi_b_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bnegi_b_ARG1)($1) +; CHECK-NEXT: ld.b $w0, 0($2) +; CHECK-NEXT: bnegi.b $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bnegi_b_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.b $w0, 0($1) entry: %0 = load <16 x i8>, <16 x i8>* @llvm_mips_bnegi_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.bnegi.b(<16 x i8> %0, i32 7) store <16 x i8> %1, <16 x i8>* @llvm_mips_bnegi_b_RES ret void } - declare <16 x i8> @llvm.mips.bnegi.b(<16 x i8>, i32) nounwind -; CHECK: llvm_mips_bnegi_b_test: -; CHECK: ld.b -; CHECK: bnegi.b -; CHECK: st.b -; CHECK: .size llvm_mips_bnegi_b_test -; @llvm_mips_bnegi_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_bnegi_h_RES = global <8 x i16> , align 16 define void @llvm_mips_bnegi_h_test() nounwind { +; CHECK-LABEL: llvm_mips_bnegi_h_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bnegi_h_ARG1)($1) +; CHECK-NEXT: ld.h $w0, 0($2) +; CHECK-NEXT: bnegi.h $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bnegi_h_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.h $w0, 0($1) entry: %0 = load <8 x i16>, <8 x i16>* @llvm_mips_bnegi_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.bnegi.h(<8 x i16> %0, i32 7) store <8 x i16> %1, <8 x i16>* @llvm_mips_bnegi_h_RES ret void } - declare <8 x i16> @llvm.mips.bnegi.h(<8 x i16>, i32) nounwind -; CHECK: llvm_mips_bnegi_h_test: -; CHECK: ld.h -; CHECK: bnegi.h -; CHECK: st.h -; CHECK: .size llvm_mips_bnegi_h_test -; @llvm_mips_bnegi_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_bnegi_w_RES = global <4 x i32> , align 16 define void @llvm_mips_bnegi_w_test() nounwind { +; CHECK-LABEL: llvm_mips_bnegi_w_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bnegi_w_ARG1)($1) +; CHECK-NEXT: ld.w $w0, 0($2) +; CHECK-NEXT: bnegi.w $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bnegi_w_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.w $w0, 0($1) entry: %0 = load <4 x i32>, <4 x i32>* @llvm_mips_bnegi_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.bnegi.w(<4 x i32> %0, i32 7) store <4 x i32> %1, <4 x i32>* @llvm_mips_bnegi_w_RES ret void } - declare <4 x i32> @llvm.mips.bnegi.w(<4 x i32>, i32) nounwind -; CHECK: llvm_mips_bnegi_w_test: -; CHECK: ld.w -; CHECK: bnegi.w -; CHECK: st.w -; CHECK: .size llvm_mips_bnegi_w_test -; @llvm_mips_bnegi_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_bnegi_d_RES = global <2 x i64> , align 16 define void @llvm_mips_bnegi_d_test() nounwind { +; CHECK-LABEL: llvm_mips_bnegi_d_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bnegi_d_ARG1)($1) +; CHECK-NEXT: ld.d $w0, 0($2) +; CHECK-NEXT: bnegi.d $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bnegi_d_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.d $w0, 0($1) entry: %0 = load <2 x i64>, <2 x i64>* @llvm_mips_bnegi_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.bnegi.d(<2 x i64> %0, i32 7) store <2 x i64> %1, <2 x i64>* @llvm_mips_bnegi_d_RES ret void } - declare <2 x i64> @llvm.mips.bnegi.d(<2 x i64>, i32) nounwind -; CHECK: llvm_mips_bnegi_d_test: -; CHECK: ld.d -; CHECK: bnegi.d -; CHECK: st.d -; CHECK: .size llvm_mips_bnegi_d_test -; @llvm_mips_bseti_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_bseti_b_RES = global <16 x i8> , align 16 define void @llvm_mips_bseti_b_test() nounwind { +; CHECK-LABEL: llvm_mips_bseti_b_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bseti_b_ARG1)($1) +; CHECK-NEXT: ld.b $w0, 0($2) +; CHECK-NEXT: bseti.b $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bseti_b_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.b $w0, 0($1) entry: %0 = load <16 x i8>, <16 x i8>* @llvm_mips_bseti_b_ARG1 %1 = tail call <16 x i8> @llvm.mips.bseti.b(<16 x i8> %0, i32 7) store <16 x i8> %1, <16 x i8>* @llvm_mips_bseti_b_RES ret void } - declare <16 x i8> @llvm.mips.bseti.b(<16 x i8>, i32) nounwind -; CHECK: llvm_mips_bseti_b_test: -; CHECK: ld.b -; CHECK: bseti.b -; CHECK: st.b -; CHECK: .size llvm_mips_bseti_b_test -; @llvm_mips_bseti_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_bseti_h_RES = global <8 x i16> , align 16 define void @llvm_mips_bseti_h_test() nounwind { +; CHECK-LABEL: llvm_mips_bseti_h_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bseti_h_ARG1)($1) +; CHECK-NEXT: ld.h $w0, 0($2) +; CHECK-NEXT: bseti.h $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bseti_h_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.h $w0, 0($1) entry: %0 = load <8 x i16>, <8 x i16>* @llvm_mips_bseti_h_ARG1 %1 = tail call <8 x i16> @llvm.mips.bseti.h(<8 x i16> %0, i32 7) store <8 x i16> %1, <8 x i16>* @llvm_mips_bseti_h_RES ret void } - declare <8 x i16> @llvm.mips.bseti.h(<8 x i16>, i32) nounwind -; CHECK: llvm_mips_bseti_h_test: -; CHECK: ld.h -; CHECK: bseti.h -; CHECK: st.h -; CHECK: .size llvm_mips_bseti_h_test -; @llvm_mips_bseti_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_bseti_w_RES = global <4 x i32> , align 16 define void @llvm_mips_bseti_w_test() nounwind { +; CHECK-LABEL: llvm_mips_bseti_w_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bseti_w_ARG1)($1) +; CHECK-NEXT: ld.w $w0, 0($2) +; CHECK-NEXT: bseti.w $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bseti_w_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.w $w0, 0($1) entry: %0 = load <4 x i32>, <4 x i32>* @llvm_mips_bseti_w_ARG1 %1 = tail call <4 x i32> @llvm.mips.bseti.w(<4 x i32> %0, i32 7) store <4 x i32> %1, <4 x i32>* @llvm_mips_bseti_w_RES ret void } - declare <4 x i32> @llvm.mips.bseti.w(<4 x i32>, i32) nounwind -; CHECK: llvm_mips_bseti_w_test: -; CHECK: ld.w -; CHECK: bseti.w -; CHECK: st.w -; CHECK: .size llvm_mips_bseti_w_test -; @llvm_mips_bseti_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_bseti_d_RES = global <2 x i64> , align 16 define void @llvm_mips_bseti_d_test() nounwind { +; CHECK-LABEL: llvm_mips_bseti_d_test: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: lui $2, %hi(_gp_disp) +; CHECK-NEXT: addiu $2, $2, %lo(_gp_disp) +; CHECK-NEXT: addu $1, $2, $25 +; CHECK-NEXT: lw $2, %got(llvm_mips_bseti_d_ARG1)($1) +; CHECK-NEXT: ld.d $w0, 0($2) +; CHECK-NEXT: bseti.d $w0, $w0, 7 +; CHECK-NEXT: lw $1, %got(llvm_mips_bseti_d_RES)($1) +; CHECK-NEXT: jr $ra +; CHECK-NEXT: st.d $w0, 0($1) entry: %0 = load <2 x i64>, <2 x i64>* @llvm_mips_bseti_d_ARG1 %1 = tail call <2 x i64> @llvm.mips.bseti.d(<2 x i64> %0, i32 7) store <2 x i64> %1, <2 x i64>* @llvm_mips_bseti_d_RES ret void } - declare <2 x i64> @llvm.mips.bseti.d(<2 x i64>, i32) nounwind - -; CHECK: llvm_mips_bseti_d_test: -; CHECK: ld.d -; CHECK: bseti.d -; CHECK: st.d -; CHECK: .size llvm_mips_bseti_d_test -;