From: Simon Pilgrim Date: Wed, 7 Sep 2016 14:00:52 +0000 (+0000) Subject: [X86][SSE] Added and+or+zext combine tests for known bits of vectors X-Git-Tag: llvmorg-4.0.0-rc1~10461 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=65cdc058b6d1c0d1670d88cd0bda6e300038ed23;p=platform%2Fupstream%2Fllvm.git [X86][SSE] Added and+or+zext combine tests for known bits of vectors Part of the yak shaving for D24253 llvm-svn: 280810 --- diff --git a/llvm/test/CodeGen/X86/combine-and.ll b/llvm/test/CodeGen/X86/combine-and.ll index e3433c6..acc79fb 100644 --- a/llvm/test/CodeGen/X86/combine-and.ll +++ b/llvm/test/CodeGen/X86/combine-and.ll @@ -204,3 +204,35 @@ define <4 x i32> @and_or_v4i32(<4 x i32> %a0) { %2 = and <4 x i32> %1, ret <4 x i32> %2 } + +; +; known bits folding +; + +define <2 x i64> @and_or_zext_v2i32(<2 x i32> %a0) { +; CHECK-LABEL: and_or_zext_v2i32: +; CHECK: # BB#0: +; CHECK-NEXT: pxor %xmm1, %xmm1 +; CHECK-NEXT: pblendw {{.*#+}} xmm0 = xmm0[0,1],xmm1[2,3],xmm0[4,5],xmm1[6,7] +; CHECK-NEXT: por {{.*}}(%rip), %xmm0 +; CHECK-NEXT: pand {{.*}}(%rip), %xmm0 +; CHECK-NEXT: retq + %1 = zext <2 x i32> %a0 to <2 x i64> + %2 = or <2 x i64> %1, + %3 = and <2 x i64> %2, + ret <2 x i64> %3 +} + +define <4 x i32> @and_or_zext_v4i16(<4 x i16> %a0) { +; CHECK-LABEL: and_or_zext_v4i16: +; CHECK: # BB#0: +; CHECK-NEXT: pxor %xmm1, %xmm1 +; CHECK-NEXT: pblendw {{.*#+}} xmm0 = xmm0[0],xmm1[1],xmm0[2],xmm1[3],xmm0[4],xmm1[5],xmm0[6],xmm1[7] +; CHECK-NEXT: por {{.*}}(%rip), %xmm0 +; CHECK-NEXT: pand {{.*}}(%rip), %xmm0 +; CHECK-NEXT: retq + %1 = zext <4 x i16> %a0 to <4 x i32> + %2 = or <4 x i32> %1, + %3 = and <4 x i32> %2, + ret <4 x i32> %3 +}