From: Uros Bizjak Date: Wed, 20 May 2020 17:00:39 +0000 (+0200) Subject: i386: Fix zero/sign extend expanders [PR95229] X-Git-Tag: upstream/12.2.0~16426 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=3872a519c8fa65318efa1b481d331ef91b3ff044;p=platform%2Fupstream%2Fgcc.git i386: Fix zero/sign extend expanders [PR95229] 2020-05-20 Uroš Bizjak gcc/ChangeLog: PR target/95229 * config/i386/sse.md (v8qiv8hi2): Use simplify_gen_subreg instead of simplify_subreg. (v8qiv8si2): Ditto. (v4qiv4si2): Ditto. (v4hiv4si2): Ditto. (v8qiv8di2): Ditto. (v4qiv4di2): Ditto. (v2qiv2di2): Ditto. (v4hiv4di2): Ditto. (v2hiv2di2): Ditto. (v2siv2di2): Ditto. gcc/testsuite/ChangeLog: PR target/95229 * g++.target/i386/pr95229.C: New test. --- diff --git a/gcc/ChangeLog b/gcc/ChangeLog index 3348424..3368d86 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,5 +1,20 @@ 2020-05-20 UroÅ¡ Bizjak + PR target/95229 + * config/i386/sse.md (v8qiv8hi2): Use + simplify_gen_subreg instead of simplify_subreg. + (v8qiv8si2): Ditto. + (v4qiv4si2): Ditto. + (v4hiv4si2): Ditto. + (v8qiv8di2): Ditto. + (v4qiv4di2): Ditto. + (v2qiv2di2): Ditto. + (v4hiv4di2): Ditto. + (v2hiv2di2): Ditto. + (v2siv2di2): Ditto. + +2020-05-20 UroÅ¡ Bizjak + PR target/95238 * config/i386/i386.md (*pushsi2_rex64): Use "e" constraint instead of "i". diff --git a/gcc/config/i386/sse.md b/gcc/config/i386/sse.md index 9bf4361..c831543 100644 --- a/gcc/config/i386/sse.md +++ b/gcc/config/i386/sse.md @@ -17408,7 +17408,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V16QImode, operands[1], V8QImode, 0); + operands[1] = simplify_gen_subreg (V16QImode, operands[1], V8QImode, 0); emit_insn (gen_sse4_1_v8qiv8hi2 (operands[0], operands[1])); DONE; } @@ -17485,7 +17485,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V16QImode, operands[1], V8QImode, 0); + operands[1] = simplify_gen_subreg (V16QImode, operands[1], V8QImode, 0); emit_insn (gen_avx2_v8qiv8si2 (operands[0], operands[1])); DONE; } @@ -17548,7 +17548,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V16QImode, operands[1], V4QImode, 0); + operands[1] = simplify_gen_subreg (V16QImode, operands[1], V4QImode, 0); emit_insn (gen_sse4_1_v4qiv4si2 (operands[0], operands[1])); DONE; } @@ -17640,7 +17640,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V8HImode, operands[1], V4HImode, 0); + operands[1] = simplify_gen_subreg (V8HImode, operands[1], V4HImode, 0); emit_insn (gen_sse4_1_v4hiv4si2 (operands[0], operands[1])); DONE; } @@ -17698,7 +17698,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V16QImode, operands[1], V8QImode, 0); + operands[1] = simplify_gen_subreg (V16QImode, operands[1], V8QImode, 0); emit_insn (gen_avx512f_v8qiv8di2 (operands[0], operands[1])); DONE; } @@ -17759,7 +17759,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V16QImode, operands[1], V8QImode, 0); + operands[1] = simplify_gen_subreg (V16QImode, operands[1], V8QImode, 0); emit_insn (gen_avx2_v4qiv4di2 (operands[0], operands[1])); DONE; } @@ -17785,7 +17785,7 @@ (match_operand:V2QI 1 "register_operand")))] "TARGET_SSE4_1" { - operands[1] = simplify_subreg (V16QImode, operands[1], V2QImode, 0); + operands[1] = simplify_gen_subreg (V16QImode, operands[1], V2QImode, 0); emit_insn (gen_sse4_1_v2qiv2di2 (operands[0], operands[1])); DONE; }) @@ -17857,7 +17857,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V8HImode, operands[1], V4HImode, 0); + operands[1] = simplify_gen_subreg (V8HImode, operands[1], V4HImode, 0); emit_insn (gen_avx2_v4hiv4di2 (operands[0], operands[1])); DONE; } @@ -17918,7 +17918,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V8HImode, operands[1], V2HImode, 0); + operands[1] = simplify_gen_subreg (V8HImode, operands[1], V2HImode, 0); emit_insn (gen_sse4_1_v2hiv2di2 (operands[0], operands[1])); DONE; } @@ -18008,7 +18008,7 @@ { if (!MEM_P (operands[1])) { - operands[1] = simplify_subreg (V4SImode, operands[1], V2SImode, 0); + operands[1] = simplify_gen_subreg (V4SImode, operands[1], V2SImode, 0); emit_insn (gen_sse4_1_v2siv2di2 (operands[0], operands[1])); DONE; } diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog index d62db05..9d04b2d4b 100644 --- a/gcc/testsuite/ChangeLog +++ b/gcc/testsuite/ChangeLog @@ -1,3 +1,8 @@ +2020-05-20 UroÅ¡ Bizjak + + PR target/95229 + * g++.target/i386/pr95229.C: New test. + 2020-05-20 Mark Eggleston PR fortran/39695 diff --git a/gcc/testsuite/g++.target/i386/pr95229.C b/gcc/testsuite/g++.target/i386/pr95229.C new file mode 100644 index 0000000..edf5aa4 --- /dev/null +++ b/gcc/testsuite/g++.target/i386/pr95229.C @@ -0,0 +1,24 @@ +// PR target/95229 +// { dg-do compile } +// { dg-options "-O3 -march=znver1" } + +struct a { + unsigned long long b; + unsigned long long c; +}; + +class { +public: + a d; +} e; + +struct f { + unsigned g; + unsigned h; + void i(); +}; + +void f::i() { + e.d.b += g; + e.d.c += h; +}