From: Craig Topper Date: Mon, 26 Nov 2018 20:16:31 +0000 (+0000) Subject: [X86] Add test case for D54818 X-Git-Tag: llvmorg-8.0.0-rc1~3583 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=2754d1dca47b596d922d9cb64c7c04d744604e5b;p=platform%2Fupstream%2Fllvm.git [X86] Add test case for D54818 llvm-svn: 347590 --- diff --git a/llvm/test/CodeGen/X86/consecutive-load-shuffle.ll b/llvm/test/CodeGen/X86/consecutive-load-shuffle.ll new file mode 100644 index 0000000..79f92e2 --- /dev/null +++ b/llvm/test/CodeGen/X86/consecutive-load-shuffle.ll @@ -0,0 +1,26 @@ +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py +; RUN: llc < %s -mtriple=x86_64-pc-windows | FileCheck %s + +; We should be able to prodcue a single 128-bit load for these two 64-bit loads. +; But we previously weren't because we weren't consistently looking through +; WrapperRIP. + +@f = local_unnamed_addr global [4 x float] zeroinitializer, align 16 +@ms = common local_unnamed_addr global <4 x float> zeroinitializer, align 16 + +define void @foo2() { +; CHECK-LABEL: foo2: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: movsd {{.*#+}} xmm0 = mem[0],zero +; CHECK-NEXT: movhpd {{.*#+}} xmm0 = xmm0[0],mem[0] +; CHECK-NEXT: movapd %xmm0, {{.*}}(%rip) +; CHECK-NEXT: retq +entry: + %0 = load <2 x float>, <2 x float>* bitcast (float* getelementptr inbounds ([4 x float], [4 x float]* @f, i64 0, i64 2) to <2 x float>*), align 8 + %shuffle.i10 = shufflevector <2 x float> %0, <2 x float> undef, <4 x i32> + %1 = load <2 x float>, <2 x float>* bitcast ([4 x float]* @f to <2 x float>*), align 16 + %shuffle.i7 = shufflevector <2 x float> %1, <2 x float> undef, <4 x i32> + %shuffle.i = shufflevector <4 x float> %shuffle.i7, <4 x float> %shuffle.i10, <4 x i32> + store <4 x float> %shuffle.i, <4 x float>* @ms, align 16 + ret void +}