From: Jordan Justen Date: Sun, 8 Mar 2015 08:08:18 +0000 (-0800) Subject: i965/state: Add compute pipeline with empty atom lists X-Git-Tag: upstream/17.1.0~19720 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=20ef23b22721961c93b73700f619179d33747554;p=platform%2Fupstream%2Fmesa.git i965/state: Add compute pipeline with empty atom lists Signed-off-by: Jordan Justen Reviewed-by: Kristian Høgsberg Reviewed-by: Kenneth Graunke --- diff --git a/src/mesa/drivers/dri/i965/brw_context.h b/src/mesa/drivers/dri/i965/brw_context.h index 52b27a9..ed250d2 100644 --- a/src/mesa/drivers/dri/i965/brw_context.h +++ b/src/mesa/drivers/dri/i965/brw_context.h @@ -151,6 +151,7 @@ struct brw_wm_prog_data; enum brw_pipeline { BRW_RENDER_PIPELINE, + BRW_COMPUTE_PIPELINE, BRW_NUM_PIPELINES }; @@ -1411,6 +1412,7 @@ struct brw_context int num_atoms[BRW_NUM_PIPELINES]; const struct brw_tracked_state render_atoms[57]; + const struct brw_tracked_state compute_atoms[1]; /* If (INTEL_DEBUG & DEBUG_BATCH) */ struct { diff --git a/src/mesa/drivers/dri/i965/brw_state.h b/src/mesa/drivers/dri/i965/brw_state.h index f175c29..e428183 100644 --- a/src/mesa/drivers/dri/i965/brw_state.h +++ b/src/mesa/drivers/dri/i965/brw_state.h @@ -170,6 +170,8 @@ brw_depthbuffer_format(struct brw_context *brw); */ void brw_upload_render_state(struct brw_context *brw); void brw_render_state_finished(struct brw_context *brw); +void brw_upload_compute_state(struct brw_context *brw); +void brw_compute_state_finished(struct brw_context *brw); void brw_init_state(struct brw_context *brw); void brw_destroy_state(struct brw_context *brw); diff --git a/src/mesa/drivers/dri/i965/brw_state_upload.c b/src/mesa/drivers/dri/i965/brw_state_upload.c index f24fcc7..1e00566 100644 --- a/src/mesa/drivers/dri/i965/brw_state_upload.c +++ b/src/mesa/drivers/dri/i965/brw_state_upload.c @@ -246,6 +246,10 @@ static const struct brw_tracked_state *gen7_render_atoms[] = &haswell_cut_index, }; +static const struct brw_tracked_state *gen7_compute_atoms[] = +{ +}; + static const struct brw_tracked_state *gen8_render_atoms[] = { /* Command packets: */ @@ -322,6 +326,10 @@ static const struct brw_tracked_state *gen8_render_atoms[] = &gen8_pma_fix, }; +static const struct brw_tracked_state *gen8_compute_atoms[] = +{ +}; + static void brw_upload_initial_gpu_state(struct brw_context *brw) { @@ -359,8 +367,10 @@ brw_get_pipeline_atoms(struct brw_context *brw, switch (pipeline) { case BRW_RENDER_PIPELINE: return brw->render_atoms; + case BRW_COMPUTE_PIPELINE: + return brw->compute_atoms; default: - STATIC_ASSERT(BRW_NUM_PIPELINES == 1); + STATIC_ASSERT(BRW_NUM_PIPELINES == 2); unreachable("Unsupported pipeline"); return NULL; } @@ -397,6 +407,10 @@ void brw_init_state( struct brw_context *brw ) ARRAY_SIZE(brw->render_atoms)); STATIC_ASSERT(ARRAY_SIZE(gen8_render_atoms) <= ARRAY_SIZE(brw->render_atoms)); + STATIC_ASSERT(ARRAY_SIZE(gen7_compute_atoms) <= + ARRAY_SIZE(brw->compute_atoms)); + STATIC_ASSERT(ARRAY_SIZE(gen8_compute_atoms) <= + ARRAY_SIZE(brw->compute_atoms)); brw_init_caches(brw); @@ -404,10 +418,16 @@ void brw_init_state( struct brw_context *brw ) brw_copy_pipeline_atoms(brw, BRW_RENDER_PIPELINE, gen8_render_atoms, ARRAY_SIZE(gen8_render_atoms)); + brw_copy_pipeline_atoms(brw, BRW_COMPUTE_PIPELINE, + gen8_compute_atoms, + ARRAY_SIZE(gen8_compute_atoms)); } else if (brw->gen == 7) { brw_copy_pipeline_atoms(brw, BRW_RENDER_PIPELINE, gen7_render_atoms, ARRAY_SIZE(gen7_render_atoms)); + brw_copy_pipeline_atoms(brw, BRW_COMPUTE_PIPELINE, + gen7_compute_atoms, + ARRAY_SIZE(gen7_compute_atoms)); } else if (brw->gen == 6) { brw_copy_pipeline_atoms(brw, BRW_RENDER_PIPELINE, gen6_atoms, ARRAY_SIZE(gen6_atoms)); @@ -770,3 +790,15 @@ brw_render_state_finished(struct brw_context *brw) { brw_pipeline_state_finished(brw, BRW_RENDER_PIPELINE); } + +void +brw_upload_compute_state(struct brw_context *brw) +{ + brw_upload_pipeline_state(brw, BRW_COMPUTE_PIPELINE); +} + +void +brw_compute_state_finished(struct brw_context *brw) +{ + brw_pipeline_state_finished(brw, BRW_COMPUTE_PIPELINE); +}