From: Matt Arsenault Date: Wed, 5 Aug 2020 23:26:07 +0000 (-0400) Subject: AMDGPU: Remove ATOMIC_PK_FADD X-Git-Tag: llvmorg-13-init~15613 X-Git-Url: http://review.tizen.org/git/?a=commitdiff_plain;h=0ee1eba58114d4cbe9d2c976e39887b6df4508f7;p=platform%2Fupstream%2Fllvm.git AMDGPU: Remove ATOMIC_PK_FADD The f32 and v2f16 cases should be handled the same way. --- diff --git a/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.cpp b/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.cpp index ce6c8fa..5d2dabf 100644 --- a/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.cpp +++ b/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.cpp @@ -4371,7 +4371,6 @@ const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const { NODE_NAME_CASE(BUFFER_ATOMIC_CMPSWAP) NODE_NAME_CASE(BUFFER_ATOMIC_CSUB) NODE_NAME_CASE(BUFFER_ATOMIC_FADD) - NODE_NAME_CASE(ATOMIC_PK_FADD) case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break; } diff --git a/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.h b/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.h index 932c442..c7fdc79 100644 --- a/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.h +++ b/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.h @@ -536,7 +536,6 @@ enum NodeType : unsigned { BUFFER_ATOMIC_CMPSWAP, BUFFER_ATOMIC_CSUB, BUFFER_ATOMIC_FADD, - ATOMIC_PK_FADD, LAST_AMDGPU_ISD_NUMBER }; diff --git a/llvm/lib/Target/AMDGPU/SIISelLowering.cpp b/llvm/lib/Target/AMDGPU/SIISelLowering.cpp index 877ece0..30031e9 100644 --- a/llvm/lib/Target/AMDGPU/SIISelLowering.cpp +++ b/llvm/lib/Target/AMDGPU/SIISelLowering.cpp @@ -7543,14 +7543,9 @@ SDValue SITargetLowering::LowerINTRINSIC_VOID(SDValue Op, Op.getOperand(2), // ptr Op.getOperand(3) // vdata }; - EVT VT = Op.getOperand(3).getValueType(); + EVT VT = Op.getOperand(3).getValueType(); auto *M = cast(Op); - if (VT.isVector()) { - return DAG.getMemIntrinsicNode( - AMDGPUISD::ATOMIC_PK_FADD, DL, Op->getVTList(), Ops, VT, - M->getMemOperand()); - } return DAG.getAtomic(ISD::ATOMIC_LOAD_FADD, DL, VT, DAG.getVTList(VT, MVT::Other), Ops, diff --git a/llvm/lib/Target/AMDGPU/SIInstrInfo.td b/llvm/lib/Target/AMDGPU/SIInstrInfo.td index b882508..cee2d94 100644 --- a/llvm/lib/Target/AMDGPU/SIInstrInfo.td +++ b/llvm/lib/Target/AMDGPU/SIInstrInfo.td @@ -222,8 +222,6 @@ class SDGlobalAtomicNoRtn : SDNode ; -def SIglobal_atomic_pk_fadd : SDGlobalAtomicNoRtn <"AMDGPUISD::ATOMIC_PK_FADD", v2f16>; - def SIpc_add_rel_offset : SDNode<"AMDGPUISD::PC_ADD_REL_OFFSET", SDTypeProfile<1, 2, [SDTCisVT<0, iPTR>, SDTCisSameAs<0,1>, SDTCisSameAs<0,2>]> >; @@ -329,7 +327,7 @@ def atomic_fadd_global_noret : PatFrag< def atomic_pk_fadd_global_noret : PatFrag< (ops node:$ptr, node:$value), - (SIglobal_atomic_pk_fadd node:$ptr, node:$value)> { + (atomic_load_fadd node:$ptr, node:$value)> { // FIXME: Move this let MemoryVT = v2f16; let IsAtomic = 1;