ARM: imx: Use INT_MEM_CLK_LPM as the bit name
authorFabio Estevam <fabio.estevam@freescale.com>
Tue, 7 Jan 2014 10:00:40 +0000 (08:00 -0200)
committerShawn Guo <shawn.guo@linaro.org>
Wed, 5 Mar 2014 02:34:59 +0000 (10:34 +0800)
Bit 17 of register CCM_CGPR is called INT_MEM_CLK_LPM as per the mx6
reference manual, so use this name instead.

Signed-off-by: Fabio Estevam <fabio.estevam@freescale.com>
Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
arch/arm/mach-imx/common.h
arch/arm/mach-imx/cpuidle-imx6q.c
arch/arm/mach-imx/pm-imx6q.c

index baf439d..cdbddfa 100644 (file)
@@ -139,7 +139,7 @@ void imx_anatop_init(void);
 void imx_anatop_pre_suspend(void);
 void imx_anatop_post_resume(void);
 int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode);
-void imx6q_set_chicken_bit(void);
+void imx6q_set_int_mem_clk_lpm(void);
 
 void imx_cpu_die(unsigned int cpu);
 int imx_cpu_kill(unsigned int cpu);
index 23ddfb6..6bcae04 100644 (file)
@@ -68,8 +68,8 @@ int __init imx6q_cpuidle_init(void)
        /* Need to enable SCU standby for entering WAIT modes */
        imx_scu_standby_enable();
 
-       /* Set chicken bit to get a reliable WAIT mode support */
-       imx6q_set_chicken_bit();
+       /* Set INT_MEM_CLK_LPM bit to get a reliable WAIT mode support */
+       imx6q_set_int_mem_clk_lpm();
 
        return cpuidle_register(&imx6q_cpuidle_driver, NULL);
 }
index 7a9b985..30af3c0 100644 (file)
 #define BM_CLPCR_MASK_L2CC_IDLE                (0x1 << 27)
 
 #define CGPR                           0x64
-#define BM_CGPR_CHICKEN_BIT            (0x1 << 17)
+#define BM_CGPR_INT_MEM_CLK_LPM                (0x1 << 17)
 
 static void __iomem *ccm_base;
 
-void imx6q_set_chicken_bit(void)
+void imx6q_set_int_mem_clk_lpm(void)
 {
        u32 val = readl_relaxed(ccm_base + CGPR);
 
-       val |= BM_CGPR_CHICKEN_BIT;
+       val |= BM_CGPR_INT_MEM_CLK_LPM;
        writel_relaxed(val, ccm_base + CGPR);
 }