clk: qcom: dispcc-sm8250: Disable link_div_clk_src for sm8150
authorRobert Foss <robert.foss@linaro.org>
Wed, 2 Nov 2022 09:01:40 +0000 (10:01 +0100)
committerBjorn Andersson <andersson@kernel.org>
Sun, 6 Nov 2022 04:38:19 +0000 (23:38 -0500)
SM8150 does not have any of the link_div_clk_src clocks, so
let's disable them for this SoC.

Signed-off-by: Robert Foss <robert.foss@linaro.org>
Reviewed-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Link: https://lore.kernel.org/r/20221102090140.965450-6-robert.foss@linaro.org
drivers/clk/qcom/dispcc-sm8250.c

index d2aaa44..382dbd8 100644 (file)
@@ -1289,6 +1289,17 @@ static int disp_cc_sm8250_probe(struct platform_device *pdev)
                disp_cc_pll1_config.config_ctl_hi1_val = 0x00000024;
                disp_cc_pll1_config.user_ctl_hi1_val = 0x000000D0;
                disp_cc_pll1_init.ops = &clk_alpha_pll_trion_ops;
+
+               disp_cc_mdss_dp_link_intf_clk.clkr.hw.init->parent_hws[0] =
+                       &disp_cc_mdss_dp_link_clk_src.clkr.hw;
+               disp_cc_mdss_dp_link1_intf_clk.clkr.hw.init->parent_hws[0] =
+                       &disp_cc_mdss_dp_link1_clk_src.clkr.hw;
+               disp_cc_mdss_edp_link_intf_clk.clkr.hw.init->parent_hws[0] =
+                       &disp_cc_mdss_edp_link_clk_src.clkr.hw;
+
+               disp_cc_sm8250_clocks[DISP_CC_MDSS_DP_LINK1_DIV_CLK_SRC] = NULL;
+               disp_cc_sm8250_clocks[DISP_CC_MDSS_DP_LINK_DIV_CLK_SRC] = NULL;
+               disp_cc_sm8250_clocks[DISP_CC_MDSS_EDP_LINK_DIV_CLK_SRC] = NULL;
        } else if (of_device_is_compatible(pdev->dev.of_node, "qcom,sm8350-dispcc")) {
                static struct clk_rcg2 * const rcgs[] = {
                        &disp_cc_mdss_byte0_clk_src,