%c = mul i32 %a, 288
ret i32 %c
}
+
+define i32 @mul258(i32 %a) {
+; RV32I-LABEL: mul258:
+; RV32I: # %bb.0:
+; RV32I-NEXT: addi a1, zero, 258
+; RV32I-NEXT: mul a0, a0, a1
+; RV32I-NEXT: ret
+;
+; RV32IB-LABEL: mul258:
+; RV32IB: # %bb.0:
+; RV32IB-NEXT: addi a1, zero, 258
+; RV32IB-NEXT: mul a0, a0, a1
+; RV32IB-NEXT: ret
+;
+; RV32IBA-LABEL: mul258:
+; RV32IBA: # %bb.0:
+; RV32IBA-NEXT: addi a1, zero, 258
+; RV32IBA-NEXT: mul a0, a0, a1
+; RV32IBA-NEXT: ret
+ %c = mul i32 %a, 258
+ ret i32 %c
+}
+
+define i32 @mul260(i32 %a) {
+; RV32I-LABEL: mul260:
+; RV32I: # %bb.0:
+; RV32I-NEXT: addi a1, zero, 260
+; RV32I-NEXT: mul a0, a0, a1
+; RV32I-NEXT: ret
+;
+; RV32IB-LABEL: mul260:
+; RV32IB: # %bb.0:
+; RV32IB-NEXT: addi a1, zero, 260
+; RV32IB-NEXT: mul a0, a0, a1
+; RV32IB-NEXT: ret
+;
+; RV32IBA-LABEL: mul260:
+; RV32IBA: # %bb.0:
+; RV32IBA-NEXT: addi a1, zero, 260
+; RV32IBA-NEXT: mul a0, a0, a1
+; RV32IBA-NEXT: ret
+ %c = mul i32 %a, 260
+ ret i32 %c
+}
+
+define i32 @mul264(i32 %a) {
+; RV32I-LABEL: mul264:
+; RV32I: # %bb.0:
+; RV32I-NEXT: addi a1, zero, 264
+; RV32I-NEXT: mul a0, a0, a1
+; RV32I-NEXT: ret
+;
+; RV32IB-LABEL: mul264:
+; RV32IB: # %bb.0:
+; RV32IB-NEXT: addi a1, zero, 264
+; RV32IB-NEXT: mul a0, a0, a1
+; RV32IB-NEXT: ret
+;
+; RV32IBA-LABEL: mul264:
+; RV32IBA: # %bb.0:
+; RV32IBA-NEXT: addi a1, zero, 264
+; RV32IBA-NEXT: mul a0, a0, a1
+; RV32IBA-NEXT: ret
+ %c = mul i32 %a, 264
+ ret i32 %c
+}
%b = add i64 %a, 5
ret i64 %b
}
+
+define i64 @mul258(i64 %a) {
+; RV64I-LABEL: mul258:
+; RV64I: # %bb.0:
+; RV64I-NEXT: addi a1, zero, 258
+; RV64I-NEXT: mul a0, a0, a1
+; RV64I-NEXT: ret
+;
+; RV64IB-LABEL: mul258:
+; RV64IB: # %bb.0:
+; RV64IB-NEXT: addi a1, zero, 258
+; RV64IB-NEXT: mul a0, a0, a1
+; RV64IB-NEXT: ret
+;
+; RV64IBA-LABEL: mul258:
+; RV64IBA: # %bb.0:
+; RV64IBA-NEXT: addi a1, zero, 258
+; RV64IBA-NEXT: mul a0, a0, a1
+; RV64IBA-NEXT: ret
+ %c = mul i64 %a, 258
+ ret i64 %c
+}
+
+define i64 @mul260(i64 %a) {
+; RV64I-LABEL: mul260:
+; RV64I: # %bb.0:
+; RV64I-NEXT: addi a1, zero, 260
+; RV64I-NEXT: mul a0, a0, a1
+; RV64I-NEXT: ret
+;
+; RV64IB-LABEL: mul260:
+; RV64IB: # %bb.0:
+; RV64IB-NEXT: addi a1, zero, 260
+; RV64IB-NEXT: mul a0, a0, a1
+; RV64IB-NEXT: ret
+;
+; RV64IBA-LABEL: mul260:
+; RV64IBA: # %bb.0:
+; RV64IBA-NEXT: addi a1, zero, 260
+; RV64IBA-NEXT: mul a0, a0, a1
+; RV64IBA-NEXT: ret
+ %c = mul i64 %a, 260
+ ret i64 %c
+}
+
+define i64 @mul264(i64 %a) {
+; RV64I-LABEL: mul264:
+; RV64I: # %bb.0:
+; RV64I-NEXT: addi a1, zero, 264
+; RV64I-NEXT: mul a0, a0, a1
+; RV64I-NEXT: ret
+;
+; RV64IB-LABEL: mul264:
+; RV64IB: # %bb.0:
+; RV64IB-NEXT: addi a1, zero, 264
+; RV64IB-NEXT: mul a0, a0, a1
+; RV64IB-NEXT: ret
+;
+; RV64IBA-LABEL: mul264:
+; RV64IBA: # %bb.0:
+; RV64IBA-NEXT: addi a1, zero, 264
+; RV64IBA-NEXT: mul a0, a0, a1
+; RV64IBA-NEXT: ret
+ %c = mul i64 %a, 264
+ ret i64 %c
+}