drm/bridge: ti-sn65dsi86: Support DisplayPort (non-eDP) mode
authorLaurent Pinchart <laurent.pinchart+renesas@ideasonboard.com>
Wed, 31 Aug 2022 08:26:52 +0000 (11:26 +0300)
committerRobert Foss <robert.foss@linaro.org>
Fri, 2 Sep 2022 16:17:59 +0000 (18:17 +0200)
Despite the SN65DSI86 being an eDP bridge, on some systems its output is
routed to a DisplayPort connector. Enable DisplayPort mode when the next
component in the display pipeline is detected as a DisplayPort
connector, and disable eDP features in that case.

Signed-off-by: Laurent Pinchart <laurent.pinchart+renesas@ideasonboard.com>
Reworked to set bridge type based on the next bridge/connector.
Signed-off-by: Kieran Bingham <kieran.bingham+renesas@ideasonboard.com>
Reviewed-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
Reviewed-by: Douglas Anderson <dianders@chromium.org>
Signed-off-by: Tomi Valkeinen <tomi.valkeinen+renesas@ideasonboard.com>
--
Changes since v1/RFC:
 - Rebased on top of "drm/bridge: ti-sn65dsi86: switch to
   devm_drm_of_get_bridge"
 - eDP/DP mode determined from the next bridge connector type.

Changes since v2:
 - Remove setting of Standard DP Scrambler Seed. (It's read-only).
 - Prevent setting DP_EDP_CONFIGURATION_SET in
   ti_sn_bridge_atomic_enable()
 - Use Doug's suggested text for disabling ASSR on DP mode.

Changes since v3:
 - Remove ASSR_CONTROL definition

Changes since v4:
 - Refactor code to configure the DP/eDP scrambler in one place.

Signed-off-by: Robert Foss <robert.foss@linaro.org>
Link: https://patchwork.freedesktop.org/patch/msgid/20220831082653.20449-3-tomi.valkeinen@ideasonboard.com
drivers/gpu/drm/bridge/ti-sn65dsi86.c

index 09d3c65..6e053e2 100644 (file)
@@ -92,6 +92,8 @@
 #define SN_DATARATE_CONFIG_REG                 0x94
 #define  DP_DATARATE_MASK                      GENMASK(7, 5)
 #define  DP_DATARATE(x)                                ((x) << 5)
+#define SN_TRAINING_SETTING_REG                        0x95
+#define  SCRAMBLE_DISABLE                      BIT(4)
 #define SN_ML_TX_MODE_REG                      0x96
 #define  ML_TX_MAIN_LINK_OFF                   0
 #define  ML_TX_NORMAL_MODE                     BIT(0)
@@ -1070,12 +1072,23 @@ static void ti_sn_bridge_atomic_enable(struct drm_bridge *bridge,
 
        /*
         * The SN65DSI86 only supports ASSR Display Authentication method and
-        * this method is enabled by default. An eDP panel must support this
+        * this method is enabled for eDP panels. An eDP panel must support this
         * authentication method. We need to enable this method in the eDP panel
         * at DisplayPort address 0x0010A prior to link training.
+        *
+        * As only ASSR is supported by SN65DSI86, for full DisplayPort displays
+        * we need to disable the scrambler.
         */
-       drm_dp_dpcd_writeb(&pdata->aux, DP_EDP_CONFIGURATION_SET,
-                          DP_ALTERNATE_SCRAMBLER_RESET_ENABLE);
+       if (pdata->bridge.type == DRM_MODE_CONNECTOR_eDP) {
+               drm_dp_dpcd_writeb(&pdata->aux, DP_EDP_CONFIGURATION_SET,
+                                  DP_ALTERNATE_SCRAMBLER_RESET_ENABLE);
+
+               regmap_update_bits(pdata->regmap, SN_TRAINING_SETTING_REG,
+                                  SCRAMBLE_DISABLE, 0);
+       } else {
+               regmap_update_bits(pdata->regmap, SN_TRAINING_SETTING_REG,
+                                  SCRAMBLE_DISABLE, SCRAMBLE_DISABLE);
+       }
 
        bpp = ti_sn_bridge_get_bpp(connector);
        /* Set the DP output format (18 bpp or 24 bpp) */
@@ -1241,6 +1254,8 @@ static int ti_sn_bridge_probe(struct auxiliary_device *adev,
 
        pdata->bridge.funcs = &ti_sn_bridge_funcs;
        pdata->bridge.of_node = np;
+       pdata->bridge.type = pdata->next_bridge->type == DRM_MODE_CONNECTOR_DisplayPort
+                          ? DRM_MODE_CONNECTOR_DisplayPort : DRM_MODE_CONNECTOR_eDP;
 
        drm_bridge_add(&pdata->bridge);